亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? sramcontroller.rpt

?? 對(duì)于想編寫sdram控制器的人來說
?? RPT
?? 第 1 頁 / 共 4 頁
字號(hào):
Project Information e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2007 16:54:21

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SRAMCONTROLLER


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

sramcontroller
      EPF10K10LC84-4       17     30     0    0         0  %    62       10 %

User Pins:                 17     30     0  



Project Information e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt

** FILE HIERARCHY **



|lpm_add_sub:128|
|lpm_add_sub:128|addcore:adder|
|lpm_add_sub:128|altshift:result_ext_latency_ffs|
|lpm_add_sub:128|altshift:carry_ext_latency_ffs|
|lpm_add_sub:128|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:613|
|lpm_add_sub:613|addcore:adder|
|lpm_add_sub:613|altshift:result_ext_latency_ffs|
|lpm_add_sub:613|altshift:carry_ext_latency_ffs|
|lpm_add_sub:613|altshift:oflow_ext_latency_ffs|


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

***** Logic for device 'sramcontroller' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                                
                                            m     m                       ^     
                                            e     e                       C     
                 R     R  R              R  m     m  d     a  d  d  d     O     
                 E  d  E  E  d  d  d     E  d     d  a     d  a  a  a     N     
                 S  a  S  S  a  a  a  V  S  a     a  t  G  d  t  t  t     F     
                 E  t  E  E  t  t  t  C  E  t  c  t  a  N  r  a  a  a     _  ^  
                 R  a  R  R  a  a  a  C  R  a  l  a  o  D  e  o  o  o  #  D  n  
                 V  i  V  V  i  i  i  I  V  i  o  i  u  I  s  u  u  u  T  O  C  
                 E  n  E  E  n  n  n  N  E  n  c  n  t  N  s  t  t  t  C  N  E  
                 D  2  D  D  4  3  6  T  D  0  k  3  5  T  1  1  4  6  K  E  O  
               -----------------------------------------------------------------_ 
             /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
     ^DATA0 | 12                                                              74 | #TDO 
      ^DCLK | 13                                                              73 | memdatain6 
       ^nCE | 14                                                              72 | address8 
       #TDI | 15                                                              71 | address4 
 memdatain5 | 16                                                              70 | address3 
   RESERVED | 17                                                              69 | dataout7 
 memdatain7 | 18                                                              68 | GNDINT 
         ce | 19                                                              67 | address5 
     VCCINT | 20                                                              66 | dataout3 
   dataout0 | 21                                                              65 | oe 
   RESERVED | 22                        EPF10K10LC84-4                        64 | address0 
   RESERVED | 23                                                              63 | VCCINT 
memdataout6 | 24                                                              62 | datain1 
memdataout7 | 25                                                              61 | memdataout4 
     GNDINT | 26                                                              60 | memdataout5 
    datain5 | 27                                                              59 | memdataout0 
    datain0 | 28                                                              58 | memdataout1 
    datain7 | 29                                                              57 | #TMS 
         we | 30                                                              56 | #TRST 
     ^MSEL0 | 31                                                              55 | ^nSTATUS 
     ^MSEL1 | 32                                                              54 | address2 
            |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
              ------------------------------------------------------------------ 
                 V  ^  R  R  R  R  R  V  G  m  m  m  V  G  d  a  a  a  a  m  m  
                 C  n  E  E  E  E  E  C  N  e  e  e  C  N  a  d  d  d  d  e  e  
                 C  C  S  S  S  S  S  C  D  m  m  m  C  D  t  d  d  d  d  m  m  
                 I  O  E  E  E  E  E  I  I  d  d  d  I  I  a  r  r  r  r  d  d  
                 N  N  R  R  R  R  R  N  N  a  a  a  N  N  o  e  e  e  e  a  a  
                 T  F  V  V  V  V  V  T  T  t  t  t  T  T  u  s  s  s  s  t  t  
                    I  E  E  E  E  E        a  a  a        t  s  s  s  s  a  a  
                    G  D  D  D  D  D        i  i  i        2  7  6  1  9  o  o  
                                            n  n  n                 0     u  u  
                                            1  4  2                       t  t  
                                                                          2  3  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A13      4/ 8( 50%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
A14      8/ 8(100%)   1/ 8( 12%)   8/ 8(100%)    1/2    0/2       1/22(  4%)   
A15      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2       4/22( 18%)   
A18      8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2       8/22( 36%)   
A19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
A20      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
A22      8/ 8(100%)   3/ 8( 37%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   
A23      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
A24      8/ 8(100%)   7/ 8( 87%)   2/ 8( 25%)    1/2    0/2      10/22( 45%)   
C20      8/ 8(100%)   4/ 8( 50%)   4/ 8( 50%)    1/2    0/2      10/22( 45%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            41/53     ( 77%)
Total logic cells used:                         62/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.37/4    ( 84%)
Total fan-in:                                 209/2304    (  9%)

Total input pins required:                      17
Total input I/O cell registers required:         0
Total output pins required:                     30
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     62
Total flipflops required:                       34
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        17/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   4   8   8   0   0   8   1   8   0   8   1   8     54/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0      8/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   4   8   8   0   0   8   1  16   0   8   1   8     62/0  



Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clock
  28      -     -    C    --      INPUT                0    0    0    1  datain0
  62      -     -    C    --      INPUT                0    0    0    1  datain1
  10      -     -    -    01      INPUT                0    0    0    1  datain2
   6      -     -    -    04      INPUT                0    0    0    1  datain3
   7      -     -    -    03      INPUT                0    0    0    1  datain4
  27      -     -    C    --      INPUT                0    0    0    1  datain5
   5      -     -    -    05      INPUT                0    0    0    1  datain6
  29      -     -    C    --      INPUT                0    0    0    1  datain7
   2      -     -    -    --      INPUT                0    0    0    1  memdatain0
  42      -     -    -    --      INPUT                0    0    0    1  memdatain1
  44      -     -    -    --      INPUT                0    0    0    1  memdatain2
  84      -     -    -    --      INPUT                0    0    0    1  memdatain3
  43      -     -    -    --      INPUT                0    0    0    1  memdatain4
  16      -     -    A    --      INPUT                0    0    0    1  memdatain5
  73      -     -    A    --      INPUT                0    0    0    1  memdatain6
  18      -     -    A    --      INPUT                0    0    0    1  memdatain7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  64      -     -    B    --     OUTPUT                0    1    0    0  address0
  81      -     -    -    22     OUTPUT                0    1    0    0  address1
  54      -     -    -    21     OUTPUT                0    1    0    0  address2
  70      -     -    A    --     OUTPUT                0    1    0    0  address3
  71      -     -    A    --     OUTPUT                0    1    0    0  address4
  67      -     -    B    --     OUTPUT                0    1    0    0  address5
  49      -     -    -    16     OUTPUT                0    1    0    0  address6

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一色屋精品亚洲香蕉网站| 精品福利一二区| 美腿丝袜亚洲综合| 国产精品久久久久久久久免费樱桃 | 国产九色sp调教91| 亚洲欧美日韩成人高清在线一区| 91精品国产aⅴ一区二区| 99久久精品免费| 紧缚奴在线一区二区三区| 亚洲在线中文字幕| 久久精品欧美日韩| 欧美一区二区三区四区视频| 91免费看`日韩一区二区| 狠狠色丁香九九婷婷综合五月| 一区二区三区四区中文字幕| 久久九九国产精品| 日韩一区二区在线观看| 色狠狠色噜噜噜综合网| 国产精品69久久久久水密桃| 人人爽香蕉精品| 午夜精品久久久久久久蜜桃app| 亚洲欧洲成人自拍| 久久久精品黄色| 精品日产卡一卡二卡麻豆| 欧美福利视频导航| 欧美色成人综合| 91在线视频播放地址| 成人听书哪个软件好| 国产一区二区导航在线播放| 久久国产精品一区二区| 天天操天天干天天综合网| 亚洲专区一二三| 亚洲色图在线视频| 国产精品高潮呻吟久久| 中文乱码免费一区二区 | 亚洲人快播电影网| 国产精品免费视频观看| 国产精品热久久久久夜色精品三区| 久久一区二区三区四区| 亚洲精品在线观看视频| 欧美不卡在线视频| 精品少妇一区二区三区在线播放| 欧美一区二区三区视频免费| 51午夜精品国产| 在线播放91灌醉迷j高跟美女| 欧美视频一区在线| 在线播放日韩导航| 日韩精品在线一区| 久久免费视频一区| 国产人成亚洲第一网站在线播放 | 国产日韩视频一区二区三区| 国产亚洲一区二区三区| 精品美女一区二区三区| 亚洲精品一区二区三区香蕉 | 欧美一级二级三级蜜桃| 欧美一区二区三区视频| 欧美v日韩v国产v| 久久久国产午夜精品| 综合中文字幕亚洲| 亚洲精品国产a| 午夜欧美电影在线观看| 青青青伊人色综合久久| 国产一区亚洲一区| 99久久er热在这里只有精品66| 91在线porny国产在线看| 欧美在线观看一二区| 3atv一区二区三区| 国产日韩三级在线| 一区二区高清视频在线观看| 五月综合激情婷婷六月色窝| 国产在线看一区| 99国产精品久久久久久久久久久 | 麻豆国产一区二区| 国产成人免费高清| 欧美亚洲愉拍一区二区| 日韩久久精品一区| 国产精品久久久久7777按摩| 亚洲一级二级在线| 国产一区亚洲一区| 欧美在线观看一区| 精品国产91亚洲一区二区三区婷婷| 国产欧美一区二区精品性| 亚洲精品美腿丝袜| 久久丁香综合五月国产三级网站| 成人在线视频一区| 欧美日本韩国一区二区三区视频| 久久综合色天天久久综合图片| 中文字幕中文字幕在线一区| 亚洲成人激情综合网| 国产综合久久久久影院| 91视视频在线观看入口直接观看www | 日韩黄色片在线观看| 国产精品456露脸| 欧美另类z0zxhd电影| 国产精品污www在线观看| 日韩av一区二区在线影视| 成人高清免费观看| 日韩一区二区三区四区 | 亚洲一二三四区不卡| 国产传媒一区在线| 91麻豆精品国产91| 亚洲精品视频免费观看| 国产精品一二三四五| 欧美亚洲尤物久久| 国产精品成人免费在线| 精品一区二区三区香蕉蜜桃 | 亚洲人成网站影音先锋播放| 国产综合色产在线精品| 欧美日本高清视频在线观看| 亚洲丝袜制服诱惑| 国产精品1区二区.| 欧美电影免费观看完整版| 亚洲综合色在线| 成人一级黄色片| 2022国产精品视频| 丝袜国产日韩另类美女| 色婷婷综合久久久中文字幕| 国产欧美一区二区精品婷婷| 美女视频网站久久| 欧美精品日韩精品| 亚洲一区二区av在线| 91美女蜜桃在线| 国产精品成人免费在线| 风间由美中文字幕在线看视频国产欧美| 欧美日韩国产高清一区二区| 亚洲欧美国产三级| 91原创在线视频| 国产精品久久久久久久浪潮网站| 国产精品自产自拍| 久久久久亚洲综合| 国产精品一区免费在线观看| 久久综合给合久久狠狠狠97色69| 日韩电影免费一区| 51精品久久久久久久蜜臀| 亚洲成人自拍一区| 欧美综合一区二区| 亚洲国产一二三| 欧美性色欧美a在线播放| 一区二区日韩av| 在线视频你懂得一区二区三区| 亚洲色图视频免费播放| 色综合天天综合网天天看片| 亚洲男人的天堂网| 91高清在线观看| 亚洲永久精品国产| 欧美另类久久久品| 麻豆精品国产传媒mv男同 | 欧美一区二区啪啪| 免费的国产精品| 久久综合九色综合欧美98| 国产原创一区二区三区| 国产亚洲一区二区在线观看| 成人爽a毛片一区二区免费| 国产精品久久久久影院| 97久久久精品综合88久久| 亚洲男女一区二区三区| 欧美日韩免费一区二区三区| 免费在线观看一区二区三区| 精品国产一区二区亚洲人成毛片| 国产一区在线观看视频| 亚洲天堂精品视频| 欧美精品免费视频| 狠狠色丁香久久婷婷综合丁香| 日本一区二区三区四区在线视频| 成人深夜视频在线观看| 一区二区三区在线观看欧美| 正在播放亚洲一区| 国产一区二区久久| 亚洲精品老司机| 日韩免费福利电影在线观看| 成人在线视频一区| 午夜伊人狠狠久久| 久久理论电影网| 欧美综合一区二区| 狠狠色狠狠色综合| 一区二区三区国产豹纹内裤在线| 欧美一区二区视频网站| 国产福利不卡视频| 亚洲第一综合色| 精品999久久久| 色综合久久久久综合体| 蜜桃av一区二区在线观看| 国产精品麻豆久久久| 欧美日韩大陆一区二区| 国产一区二区三区免费看 | 国产一区视频导航| 亚洲综合在线观看视频| 日韩网站在线看片你懂的| 99麻豆久久久国产精品免费优播| 日本特黄久久久高潮| 中文字幕日韩一区| 日韩视频在线你懂得| 91视频在线观看| 国产精品一区二区不卡| 三级影片在线观看欧美日韩一区二区 | 欧美午夜不卡在线观看免费| 激情成人综合网| 亚洲国产中文字幕在线视频综合| 国产日韩影视精品| 日韩女优视频免费观看|