亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sramcontroller.rpt

?? 對于想編寫sdram控制器的人來說
?? RPT
?? 第 1 頁 / 共 4 頁
字號:
Project Information e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 08/21/2007 16:54:21

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


SRAMCONTROLLER


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

sramcontroller
      EPF10K10LC84-4       17     30     0    0         0  %    62       10 %

User Pins:                 17     30     0  



Project Information e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt

** FILE HIERARCHY **



|lpm_add_sub:128|
|lpm_add_sub:128|addcore:adder|
|lpm_add_sub:128|altshift:result_ext_latency_ffs|
|lpm_add_sub:128|altshift:carry_ext_latency_ffs|
|lpm_add_sub:128|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:613|
|lpm_add_sub:613|addcore:adder|
|lpm_add_sub:613|altshift:result_ext_latency_ffs|
|lpm_add_sub:613|altshift:carry_ext_latency_ffs|
|lpm_add_sub:613|altshift:oflow_ext_latency_ffs|


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

***** Logic for device 'sramcontroller' compiled without errors.




Device: EPF10K10LC84-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                                
                                            m     m                       ^     
                                            e     e                       C     
                 R     R  R              R  m     m  d     a  d  d  d     O     
                 E  d  E  E  d  d  d     E  d     d  a     d  a  a  a     N     
                 S  a  S  S  a  a  a  V  S  a     a  t  G  d  t  t  t     F     
                 E  t  E  E  t  t  t  C  E  t  c  t  a  N  r  a  a  a     _  ^  
                 R  a  R  R  a  a  a  C  R  a  l  a  o  D  e  o  o  o  #  D  n  
                 V  i  V  V  i  i  i  I  V  i  o  i  u  I  s  u  u  u  T  O  C  
                 E  n  E  E  n  n  n  N  E  n  c  n  t  N  s  t  t  t  C  N  E  
                 D  2  D  D  4  3  6  T  D  0  k  3  5  T  1  1  4  6  K  E  O  
               -----------------------------------------------------------------_ 
             /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
     ^DATA0 | 12                                                              74 | #TDO 
      ^DCLK | 13                                                              73 | memdatain6 
       ^nCE | 14                                                              72 | address8 
       #TDI | 15                                                              71 | address4 
 memdatain5 | 16                                                              70 | address3 
   RESERVED | 17                                                              69 | dataout7 
 memdatain7 | 18                                                              68 | GNDINT 
         ce | 19                                                              67 | address5 
     VCCINT | 20                                                              66 | dataout3 
   dataout0 | 21                                                              65 | oe 
   RESERVED | 22                        EPF10K10LC84-4                        64 | address0 
   RESERVED | 23                                                              63 | VCCINT 
memdataout6 | 24                                                              62 | datain1 
memdataout7 | 25                                                              61 | memdataout4 
     GNDINT | 26                                                              60 | memdataout5 
    datain5 | 27                                                              59 | memdataout0 
    datain0 | 28                                                              58 | memdataout1 
    datain7 | 29                                                              57 | #TMS 
         we | 30                                                              56 | #TRST 
     ^MSEL0 | 31                                                              55 | ^nSTATUS 
     ^MSEL1 | 32                                                              54 | address2 
            |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
              ------------------------------------------------------------------ 
                 V  ^  R  R  R  R  R  V  G  m  m  m  V  G  d  a  a  a  a  m  m  
                 C  n  E  E  E  E  E  C  N  e  e  e  C  N  a  d  d  d  d  e  e  
                 C  C  S  S  S  S  S  C  D  m  m  m  C  D  t  d  d  d  d  m  m  
                 I  O  E  E  E  E  E  I  I  d  d  d  I  I  a  r  r  r  r  d  d  
                 N  N  R  R  R  R  R  N  N  a  a  a  N  N  o  e  e  e  e  a  a  
                 T  F  V  V  V  V  V  T  T  t  t  t  T  T  u  s  s  s  s  t  t  
                    I  E  E  E  E  E        a  a  a        t  s  s  s  s  a  a  
                    G  D  D  D  D  D        i  i  i        2  7  6  1  9  o  o  
                                            n  n  n                 0     u  u  
                                            1  4  2                       t  t  
                                                                          2  3  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A13      4/ 8( 50%)   2/ 8( 25%)   1/ 8( 12%)    1/2    0/2       7/22( 31%)   
A14      8/ 8(100%)   1/ 8( 12%)   8/ 8(100%)    1/2    0/2       1/22(  4%)   
A15      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    1/2    0/2       4/22( 18%)   
A18      8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    1/2    0/2       8/22( 36%)   
A19      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       3/22( 13%)   
A20      8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    1/2    0/2       5/22( 22%)   
A22      8/ 8(100%)   3/ 8( 37%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   
A23      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       0/22(  0%)   
A24      8/ 8(100%)   7/ 8( 87%)   2/ 8( 25%)    1/2    0/2      10/22( 45%)   
C20      8/ 8(100%)   4/ 8( 50%)   4/ 8( 50%)    1/2    0/2      10/22( 45%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            41/53     ( 77%)
Total logic cells used:                         62/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.37/4    ( 84%)
Total fan-in:                                 209/2304    (  9%)

Total input pins required:                      17
Total input I/O cell registers required:         0
Total output pins required:                     30
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     62
Total flipflops required:                       34
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        17/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   4   8   8   0   0   8   1   8   0   8   1   8     54/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8   0   0   0   0      8/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   4   8   8   0   0   8   1  16   0   8   1   8     62/0  



Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clock
  28      -     -    C    --      INPUT                0    0    0    1  datain0
  62      -     -    C    --      INPUT                0    0    0    1  datain1
  10      -     -    -    01      INPUT                0    0    0    1  datain2
   6      -     -    -    04      INPUT                0    0    0    1  datain3
   7      -     -    -    03      INPUT                0    0    0    1  datain4
  27      -     -    C    --      INPUT                0    0    0    1  datain5
   5      -     -    -    05      INPUT                0    0    0    1  datain6
  29      -     -    C    --      INPUT                0    0    0    1  datain7
   2      -     -    -    --      INPUT                0    0    0    1  memdatain0
  42      -     -    -    --      INPUT                0    0    0    1  memdatain1
  44      -     -    -    --      INPUT                0    0    0    1  memdatain2
  84      -     -    -    --      INPUT                0    0    0    1  memdatain3
  43      -     -    -    --      INPUT                0    0    0    1  memdatain4
  16      -     -    A    --      INPUT                0    0    0    1  memdatain5
  73      -     -    A    --      INPUT                0    0    0    1  memdatain6
  18      -     -    A    --      INPUT                0    0    0    1  memdatain7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:e:\my documents\my_vhdl\sram_controller\sramcontroller.rpt
sramcontroller

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  64      -     -    B    --     OUTPUT                0    1    0    0  address0
  81      -     -    -    22     OUTPUT                0    1    0    0  address1
  54      -     -    -    21     OUTPUT                0    1    0    0  address2
  70      -     -    A    --     OUTPUT                0    1    0    0  address3
  71      -     -    A    --     OUTPUT                0    1    0    0  address4
  67      -     -    B    --     OUTPUT                0    1    0    0  address5
  49      -     -    -    16     OUTPUT                0    1    0    0  address6

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
午夜精品一区在线观看| 久久久精品欧美丰满| 一级女性全黄久久生活片免费| 成人一区二区三区中文字幕| 国产欧美精品区一区二区三区| 国产成人精品亚洲午夜麻豆| 中文字幕一区二区三区在线观看| 91在线高清观看| 亚洲综合在线观看视频| 欧美日韩极品在线观看一区| 久久精品国产亚洲高清剧情介绍 | 大胆亚洲人体视频| 中文字幕永久在线不卡| 欧美日韩国产首页在线观看| 免费在线观看视频一区| 久久免费视频一区| 91麻豆精品在线观看| 亚洲电影第三页| 精品国产成人系列| 成人一区二区三区视频| 一区二区三区在线视频观看| 日韩一区二区三区电影在线观看| 国产精品一区二区三区网站| 亚洲免费色视频| 91精品国产麻豆| 成人午夜视频免费看| 亚洲福利视频一区| 26uuu色噜噜精品一区二区| 99精品欧美一区| 美女视频第一区二区三区免费观看网站| 精品少妇一区二区三区日产乱码| proumb性欧美在线观看| 日韩国产欧美在线观看| 国产精品午夜春色av| 6080午夜不卡| 91天堂素人约啪| 国内偷窥港台综合视频在线播放| 一区二区三区国产精品| 久久麻豆一区二区| 欧美精品久久久久久久久老牛影院| 成人午夜激情视频| 日韩精品亚洲一区二区三区免费| 欧美v日韩v国产v| 日韩 欧美一区二区三区| 精品剧情在线观看| 色丁香久综合在线久综合在线观看| 老司机午夜精品99久久| 亚洲国产成人高清精品| 中文字幕一区二区在线观看| 欧美va日韩va| 欧美视频你懂的| 成人午夜精品一区二区三区| 美国av一区二区| 五月天一区二区| 一区二区三区在线免费播放| 日本一区二区三区久久久久久久久不 | 美女脱光内衣内裤视频久久网站 | 在线观看亚洲精品| 国产成人综合网站| 另类小说图片综合网| 日韩中文字幕一区二区三区| 亚洲欧美日韩综合aⅴ视频| 国产亚洲福利社区一区| 欧美成va人片在线观看| 777久久久精品| 欧美日韩一本到| 91国偷自产一区二区开放时间| 成人av先锋影音| 国产大陆a不卡| 国产成人综合视频| 国产精品资源在线观看| 国产精品自在在线| 国产在线精品一区二区三区不卡| 免费高清成人在线| 免费成人在线观看视频| 免费看日韩a级影片| 天天影视涩香欲综合网| 日韩中文字幕一区二区三区| 石原莉奈在线亚洲三区| 日本成人在线网站| 蜜桃久久av一区| 麻豆91在线看| 国产一区二区三区免费播放 | 国产成人精品午夜视频免费| 国产一区二区成人久久免费影院 | 日本最新不卡在线| 久久国内精品自在自线400部| 日本va欧美va精品发布| 老司机免费视频一区二区三区| 免费人成精品欧美精品| 久久精品国产免费看久久精品| 蜜臀久久久99精品久久久久久| 精品在线播放午夜| 国产不卡视频一区| 91麻豆精东视频| 欧美日韩dvd在线观看| 欧美久久久久中文字幕| 日韩欧美激情在线| 国产精品少妇自拍| 亚洲伦理在线免费看| 五月天视频一区| 国产91精品在线观看| 91香蕉视频黄| 欧美一区二区精品久久911| 久久夜色精品一区| 亚洲视频电影在线| 免费在线观看一区| 成人午夜视频在线观看| 精品视频一区二区三区免费| 精品日韩一区二区三区免费视频| 久久久综合激的五月天| 亚洲精品网站在线观看| 免费在线视频一区| 91片黄在线观看| 欧美精品三级在线观看| 久久一区二区视频| 一区二区三区**美女毛片| 美腿丝袜亚洲综合| 99热精品一区二区| 欧美一区二区三区免费视频| 国产欧美日韩激情| 石原莉奈在线亚洲二区| 成人综合在线视频| 91精品国产欧美一区二区| 国产精品久久99| 免播放器亚洲一区| 色综合欧美在线视频区| 久久综合久久鬼色中文字| 亚洲精品大片www| 国产黄色精品网站| 欧美日韩激情在线| 亚洲色图在线播放| 激情伊人五月天久久综合| 欧美午夜精品免费| 亚洲日本成人在线观看| 极品少妇一区二区| 欧美日韩免费高清一区色橹橹| 国产视频一区二区在线观看| 日韩在线卡一卡二| 一本一本久久a久久精品综合麻豆| 欧美tk—视频vk| 日韩国产欧美视频| 在线视频中文字幕一区二区| 欧美激情在线一区二区三区| 九九久久精品视频| 91麻豆精品久久久久蜜臀| 亚洲免费在线电影| 99久久婷婷国产综合精品 | 在线播放日韩导航| 亚洲精品第1页| 97se亚洲国产综合自在线观| 久久久久久久久99精品| 蜜臀av一区二区| 日韩亚洲欧美一区二区三区| 午夜视频一区在线观看| 欧美性极品少妇| 亚洲黄网站在线观看| 91麻豆精品在线观看| 亚洲视频一二三| 91麻豆自制传媒国产之光| 中文字幕精品三区| 国产精品白丝jk白祙喷水网站| 欧美电影免费观看高清完整版在线观看 | 国产精品欧美久久久久一区二区| 精品制服美女丁香| 精品粉嫩aⅴ一区二区三区四区| 日韩电影在线一区| 日韩一级高清毛片| 久久国产成人午夜av影院| 日韩欧美中文字幕制服| 久久精品国产久精国产爱| 精品美女一区二区| 韩国女主播成人在线| 久久精品亚洲乱码伦伦中文| 国产69精品一区二区亚洲孕妇| 国产精品久久久久一区二区三区共| 国产成人av电影免费在线观看| 国产精品天干天干在线综合| av不卡在线观看| 一区二区三区中文字幕精品精品| 在线观看91视频| 午夜精品一区二区三区免费视频 | 亚洲国产精品成人久久综合一区| 国产成人自拍网| 国产精品视频yy9299一区| 色综合天天综合网天天狠天天| 一区二区三区高清在线| 欧美美女黄视频| 精品亚洲成a人| 中文字幕乱码亚洲精品一区| 色欧美88888久久久久久影院| 亚洲一区在线免费观看| 欧美一级艳片视频免费观看| 国产精品一区专区| 自拍视频在线观看一区二区| 欧美日本一区二区| 精品一区二区久久| 亚洲欧美激情视频在线观看一区二区三区 | 日韩一区二区在线看片| 国产精品一线二线三线|