亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? fp2.rpt

?? 基于vhdl的qpsk算法研究與性能測試
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                           e:\vhdcx\fp2.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/30/2008 10:16:20

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


FP2


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

fp2       EPM7032LC44-6    1        4        0      25      0           78 %

User Pins:                 1        4        0  



Project Information                                           e:\vhdcx\fp2.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Primitive 'CS' is stuck at GND


Project Information                                           e:\vhdcx\fp2.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CP' chosen for auto global Clock


Project Information                                           e:\vhdcx\fp2.rpt

** FILE HIERARCHY **



|lpm_add_sub:192|
|lpm_add_sub:192|addcore:adder|
|lpm_add_sub:192|addcore:adder|addcore:adder1|
|lpm_add_sub:192|addcore:adder|addcore:adder0|
|lpm_add_sub:192|altshift:result_ext_latency_ffs|
|lpm_add_sub:192|altshift:carry_ext_latency_ffs|
|lpm_add_sub:192|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:219|
|lpm_add_sub:219|addcore:adder|
|lpm_add_sub:219|addcore:adder|addcore:adder1|
|lpm_add_sub:219|addcore:adder|addcore:adder0|
|lpm_add_sub:219|altshift:result_ext_latency_ffs|
|lpm_add_sub:219|altshift:carry_ext_latency_ffs|
|lpm_add_sub:219|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                                  e:\vhdcx\fp2.rpt
fp2

***** Logic for device 'fp2' compiled without errors.




Device: EPM7032LC44-6

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

              R                             R  
              E                             E  
              S                             S  
              E                             E  
              R                             R  
              V  C     V  G  G  G     G     V  
              E  L  C  C  N  N  N  C  N  C  E  
              D  K  D  C  D  D  D  P  D  W  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
RESERVED |  7                                39 | RESERVED 
      CS |  8                                38 | RESERVED 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | RESERVED 
RESERVED | 11                                35 | VCC 
RESERVED | 12         EPM7032LC44-6          34 | RESERVED 
RESERVED | 13                                33 | RESERVED 
RESERVED | 14                                32 | RESERVED 
     VCC | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
RESERVED | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E        E  E  E  E  E  
              R  R  R  R        R  R  R  R  R  
              V  V  V  V        V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                                  e:\vhdcx\fp2.rpt
fp2

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     9/16( 56%)   3/16( 18%)   0/16(  0%)   8/36( 22%) 
B:    LC17 - LC32    16/16(100%)   1/16(  6%)   0/16(  0%)  24/36( 66%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             4/32     ( 12%)
Total logic cells used:                         25/32     ( 78%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   25/32     ( 78%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  10.36
Total fan-in:                                   259

Total input pins required:                       1
Total output pins required:                      4
Total bidirectional pins required:               0
Total logic cells required:                     25
Total flipflops required:                       14
Total product terms required:                   46
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                  e:\vhdcx\fp2.rpt
fp2

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CP


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                  e:\vhdcx\fp2.rpt
fp2

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   4      1    A         FF   +  t        0      0   0    0    2    1   20  CD (:16)
   5      2    A         FF   +  t        0      0   0    0    1    2   20  CLK (:17)
   8      5    A     OUTPUT      t        0      0   0    0    0    0    0  CS
  41     17    B         FF   +  t        0      0   0    0   14    1    0  CW (:30)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                  e:\vhdcx\fp2.rpt
fp2

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (18)    13    A       SOFT      t        0      0   0    0    4    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node3
 (17)    12    A       SOFT      t        0      0   0    0    5    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node4
 (13)     9    A       SOFT      t        0      0   0    0    6    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node5
 (12)     8    A       SOFT      t        0      0   0    0    7    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node6
  (7)     4    A       SOFT      t        0      0   0    0    8    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node7
 (25)    31    B       SOFT      t        0      0   0    0    9    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node0
 (24)    32    B       SOFT      t        0      0   0    0   10    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node1
 (39)    19    B       SOFT      t        0      0   0    0   11    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node2
 (38)    20    B       SOFT      t        0      0   0    0   12    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node3
 (26)    30    B       SOFT      t        0      0   0    0   13    0    1  |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node4
 (27)    29    B       DFFE   +  t        0      0   0    0   14    1   11  TEMP12 (:6)
 (28)    28    B       DFFE   +  t        0      0   0    0   14    1   12  TEMP11 (:7)
 (29)    27    B       DFFE   +  t        0      0   0    0   14    1   13  TEMP10 (:8)
 (31)    26    B       DFFE   +  t        0      0   0    0   14    1   14  TEMP9 (:9)
 (32)    25    B       DFFE   +  t        0      0   0    0   14    1   15  TEMP8 (:10)
 (40)    18    B       DFFE   +  t        0      0   0    0   14    1   16  TEMP7 (:11)
 (37)    21    B       DFFE   +  t        0      0   0    0   14    1   17  TEMP6 (:12)
 (36)    22    B       DFFE   +  t        0      0   0    0   14    1   18  TEMP5 (:13)
 (34)    23    B       DFFE   +  t        0      0   0    0   14    1   19  TEMP4 (:14)
 (33)    24    B       DFFE   +  t        0      0   0    0   14    1   20  TEMP3 (:15)
  (6)     3    A       TFFE   +  t        0      0   0    0    0    3   20  TEMP0 (:18)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                  e:\vhdcx\fp2.rpt
fp2

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                           Logic cells placed in LAB 'A'
        +----------------- LC1 CD
        | +--------------- LC2 CLK
        | | +------------- LC5 CS
        | | | +----------- LC13 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node3
        | | | | +--------- LC12 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node4
        | | | | | +------- LC9 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node5
        | | | | | | +----- LC8 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node6
        | | | | | | | +--- LC4 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node7
        | | | | | | | | +- LC3 TEMP0
        | | | | | | | | | 
        | | | | | | | | |   Other LABs fed by signals
        | | | | | | | | |   that feed LAB 'A'
LC      | | | | | | | | | | A B |     Logic cells that feed LAB 'A':
LC1  -> * - - * * * * * - | * * | <-- CD
LC2  -> * * - * * * * * - | * * | <-- CLK
LC3  -> * * - * * * * * * | * * | <-- TEMP0

Pin
43   -> - - - - - - - - - | - - | <-- CP
LC18 -> - - - - - - - * - | * * | <-- TEMP7
LC21 -> - - - - - - * * - | * * | <-- TEMP6
LC22 -> - - - - - * * * - | * * | <-- TEMP5
LC23 -> - - - - * * * * - | * * | <-- TEMP4
LC24 -> - - - * * * * * - | * * | <-- TEMP3


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                  e:\vhdcx\fp2.rpt
fp2

** LOGIC CELL INTERCONNECTIONS **

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产乱色国产精品免费视频| 日韩欧美国产系列| 欧美一区二区播放| 国产精品久久久久天堂| 麻豆精品国产传媒mv男同| 色婷婷亚洲一区二区三区| 国产日韩av一区二区| 日韩影院免费视频| 欧美在线观看18| 亚洲女与黑人做爰| av一区二区三区黑人| 久久精品一二三| 精品一区二区综合| 欧美日韩卡一卡二| 亚洲男帅同性gay1069| 国产成人在线视频免费播放| 3d动漫精品啪啪一区二区竹菊| 亚洲免费成人av| 国产九色sp调教91| 久久婷婷色综合| 精品一区二区在线免费观看| 欧美一区二区在线观看| 亚洲一区二区三区四区不卡| av毛片久久久久**hd| 国产精品污www在线观看| 国产精品一区二区免费不卡| 日韩美女一区二区三区四区| 男人的j进女人的j一区| 欧美二区三区的天堂| 亚洲va欧美va国产va天堂影院| 欧美在线观看18| 亚洲电影一区二区三区| 欧美午夜影院一区| 午夜精品国产更新| 777精品伊人久久久久大香线蕉| 亚洲成人手机在线| 337p亚洲精品色噜噜| 日韩高清中文字幕一区| 欧美一区二区三区思思人| 秋霞国产午夜精品免费视频| 欧美另类一区二区三区| 天天爽夜夜爽夜夜爽精品视频| 欧美日韩不卡视频| 老司机免费视频一区二区三区| 日韩精品一区二区三区视频| 国产盗摄女厕一区二区三区| 国产精品女主播在线观看| aa级大片欧美| 亚洲成av人片在线| 精品人在线二区三区| 国产精品77777| 亚洲三级在线看| 欧美日韩国产欧美日美国产精品| 日产国产高清一区二区三区| 精品久久久久久无| 成人的网站免费观看| 亚洲免费观看高清完整版在线观看 | 久久免费美女视频| www.日韩精品| 亚洲大片在线观看| 久久久影院官网| 91搞黄在线观看| 欧美aⅴ一区二区三区视频| 欧美激情在线看| 欧美性大战xxxxx久久久| 精品一区二区影视| 亚洲欧洲av在线| 欧美大胆一级视频| 91免费国产在线观看| 奇米色一区二区| 亚洲欧美日韩综合aⅴ视频| 欧美一区二区视频免费观看| av亚洲产国偷v产偷v自拍| 日韩成人一区二区| 中文字幕一区二区在线观看| 欧美一区二区三区在线观看视频| 成人在线综合网站| 日韩精品免费视频人成| 亚洲丝袜自拍清纯另类| 久久亚洲免费视频| 欧美日韩国产综合久久| 波多野结衣在线一区| 美女www一区二区| 亚洲色图视频网| 久久美女艺术照精彩视频福利播放| 色嗨嗨av一区二区三区| 国产成人在线免费观看| 日韩av在线免费观看不卡| 欧美激情一区二区三区四区| 亚洲成人动漫一区| 国产女主播视频一区二区| 欧美一区二区三区成人| 色综合天天综合给合国产| 国产毛片精品视频| 美国毛片一区二区三区| 亚洲v日本v欧美v久久精品| 亚洲免费观看高清完整版在线观看熊| 国产视频一区不卡| 久久在线免费观看| 日韩女优毛片在线| 制服丝袜成人动漫| 欧美日韩一级黄| 欧美日韩精品欧美日韩精品一| 色综合天天综合网天天狠天天 | 日韩不卡一区二区三区| 一区二区在线电影| 亚洲人成人一区二区在线观看| 国产午夜三级一区二区三| 久久综合资源网| 日韩欧美国产综合在线一区二区三区| 欧美色视频一区| 91福利在线看| 欧美视频一区在线| 欧美挠脚心视频网站| 欧美日韩国产综合视频在线观看| 在线看日韩精品电影| 在线视频你懂得一区| 欧美色电影在线| 欧美日韩成人激情| 欧美大尺度电影在线| 精品国产凹凸成av人网站| 精品国产成人系列| 亚洲国产精品黑人久久久| 日韩伦理av电影| 一区二区三区.www| 天天影视网天天综合色在线播放 | 国产又黄又大久久| 在线视频你懂得一区二区三区| 91香蕉视频mp4| 一本到三区不卡视频| 欧美私模裸体表演在线观看| 欧美乱妇15p| 久久美女艺术照精彩视频福利播放| 国产日本亚洲高清| 亚洲免费毛片网站| 老司机一区二区| 成人免费观看视频| 欧美日本精品一区二区三区| 欧美一区二区三区视频在线 | 国产在线精品一区二区不卡了| 狠狠狠色丁香婷婷综合激情 | 成人在线视频一区二区| 91麻豆免费观看| 欧美精品色一区二区三区| ww久久中文字幕| 亚洲欧美日韩一区二区| 免费在线观看一区二区三区| 国产1区2区3区精品美女| 91精品1区2区| 久久九九久久九九| 一区二区三区在线看| 乱中年女人伦av一区二区| 91网站视频在线观看| 欧美一区二区视频网站| 亚洲日穴在线视频| 卡一卡二国产精品| 一本一道久久a久久精品综合蜜臀 一本一道综合狠狠老 | 欧美日韩mp4| 中文字幕亚洲在| 精品一区二区免费视频| 在线观看成人免费视频| 26uuu国产一区二区三区| 一区二区三区四区在线播放| 国产在线播放一区| 欧美久久免费观看| 亚洲三级在线播放| 国产一区二区在线影院| 欧美区视频在线观看| 综合激情成人伊人| 国产毛片精品一区| 欧美一级夜夜爽| 亚洲一区二区三区激情| 从欧美一区二区三区| 精品日韩成人av| 日韩精品每日更新| 欧美日韩免费一区二区三区 | 伊人婷婷欧美激情| 波多野结衣在线aⅴ中文字幕不卡| 欧美成人video| 午夜成人免费视频| 在线欧美日韩国产| 亚洲精品视频在线观看免费| av男人天堂一区| 国产精品伦理一区二区| 顶级嫩模精品视频在线看| 亚洲精品一区二区三区福利| 日本伊人色综合网| 538在线一区二区精品国产| 亚洲国产一区在线观看| 91小视频在线| 亚洲人成网站在线| 91色婷婷久久久久合中文| 日韩毛片视频在线看| 9l国产精品久久久久麻豆| 国产精品网站在线观看| 成人毛片老司机大片| 国产精品久久毛片| 色婷婷av一区二区三区软件| 一区二区日韩电影| 欧美三级电影网|