?? fp2.rpt
字號:
Project Information e:\vhdcx\fp2.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 10/30/2008 10:16:20
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
FP2
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
fp2 EPM7032LC44-6 1 4 0 25 0 78 %
User Pins: 1 4 0
Project Information e:\vhdcx\fp2.rpt
** PROJECT COMPILATION MESSAGES **
Warning: Primitive 'CS' is stuck at GND
Project Information e:\vhdcx\fp2.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'CP' chosen for auto global Clock
Project Information e:\vhdcx\fp2.rpt
** FILE HIERARCHY **
|lpm_add_sub:192|
|lpm_add_sub:192|addcore:adder|
|lpm_add_sub:192|addcore:adder|addcore:adder1|
|lpm_add_sub:192|addcore:adder|addcore:adder0|
|lpm_add_sub:192|altshift:result_ext_latency_ffs|
|lpm_add_sub:192|altshift:carry_ext_latency_ffs|
|lpm_add_sub:192|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:219|
|lpm_add_sub:219|addcore:adder|
|lpm_add_sub:219|addcore:adder|addcore:adder1|
|lpm_add_sub:219|addcore:adder|addcore:adder0|
|lpm_add_sub:219|altshift:result_ext_latency_ffs|
|lpm_add_sub:219|altshift:carry_ext_latency_ffs|
|lpm_add_sub:219|altshift:oflow_ext_latency_ffs|
Device-Specific Information: e:\vhdcx\fp2.rpt
fp2
***** Logic for device 'fp2' compiled without errors.
Device: EPM7032LC44-6
Device Options:
Turbo Bit = ON
Security Bit = OFF
R R
E E
S S
E E
R R
V C V G G G G V
E L C C N N N C N C E
D K D C D D D P D W D
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
RESERVED | 7 39 | RESERVED
CS | 8 38 | RESERVED
RESERVED | 9 37 | RESERVED
GND | 10 36 | RESERVED
RESERVED | 11 35 | VCC
RESERVED | 12 EPM7032LC44-6 34 | RESERVED
RESERVED | 13 33 | RESERVED
RESERVED | 14 32 | RESERVED
VCC | 15 31 | RESERVED
RESERVED | 16 30 | GND
RESERVED | 17 29 | RESERVED
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
R R R R G V R R R R R
E E E E N C E E E E E
S S S S D C S S S S S
E E E E E E E E E
R R R R R R R R R
V V V V V V V V V
E E E E E E E E E
D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
Device-Specific Information: e:\vhdcx\fp2.rpt
fp2
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 9/16( 56%) 3/16( 18%) 0/16( 0%) 8/36( 22%)
B: LC17 - LC32 16/16(100%) 1/16( 6%) 0/16( 0%) 24/36( 66%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 4/32 ( 12%)
Total logic cells used: 25/32 ( 78%)
Total shareable expanders used: 0/32 ( 0%)
Total Turbo logic cells used: 25/32 ( 78%)
Total shareable expanders not available (n/a): 0/32 ( 0%)
Average fan-in: 10.36
Total fan-in: 259
Total input pins required: 1
Total output pins required: 4
Total bidirectional pins required: 0
Total logic cells required: 25
Total flipflops required: 14
Total product terms required: 46
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 0
Synthesized logic cells: 0/ 32 ( 0%)
Device-Specific Information: e:\vhdcx\fp2.rpt
fp2
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
43 - - INPUT G 0 0 0 0 0 0 0 CP
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: e:\vhdcx\fp2.rpt
fp2
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
4 1 A FF + t 0 0 0 0 2 1 20 CD (:16)
5 2 A FF + t 0 0 0 0 1 2 20 CLK (:17)
8 5 A OUTPUT t 0 0 0 0 0 0 0 CS
41 17 B FF + t 0 0 0 0 14 1 0 CW (:30)
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\vhdcx\fp2.rpt
fp2
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
(18) 13 A SOFT t 0 0 0 0 4 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node3
(17) 12 A SOFT t 0 0 0 0 5 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node4
(13) 9 A SOFT t 0 0 0 0 6 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node5
(12) 8 A SOFT t 0 0 0 0 7 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node6
(7) 4 A SOFT t 0 0 0 0 8 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node7
(25) 31 B SOFT t 0 0 0 0 9 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node0
(24) 32 B SOFT t 0 0 0 0 10 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node1
(39) 19 B SOFT t 0 0 0 0 11 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node2
(38) 20 B SOFT t 0 0 0 0 12 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node3
(26) 30 B SOFT t 0 0 0 0 13 0 1 |LPM_ADD_SUB:192|addcore:adder|addcore:adder1|result_node4
(27) 29 B DFFE + t 0 0 0 0 14 1 11 TEMP12 (:6)
(28) 28 B DFFE + t 0 0 0 0 14 1 12 TEMP11 (:7)
(29) 27 B DFFE + t 0 0 0 0 14 1 13 TEMP10 (:8)
(31) 26 B DFFE + t 0 0 0 0 14 1 14 TEMP9 (:9)
(32) 25 B DFFE + t 0 0 0 0 14 1 15 TEMP8 (:10)
(40) 18 B DFFE + t 0 0 0 0 14 1 16 TEMP7 (:11)
(37) 21 B DFFE + t 0 0 0 0 14 1 17 TEMP6 (:12)
(36) 22 B DFFE + t 0 0 0 0 14 1 18 TEMP5 (:13)
(34) 23 B DFFE + t 0 0 0 0 14 1 19 TEMP4 (:14)
(33) 24 B DFFE + t 0 0 0 0 14 1 20 TEMP3 (:15)
(6) 3 A TFFE + t 0 0 0 0 0 3 20 TEMP0 (:18)
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\vhdcx\fp2.rpt
fp2
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+----------------- LC1 CD
| +--------------- LC2 CLK
| | +------------- LC5 CS
| | | +----------- LC13 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node3
| | | | +--------- LC12 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node4
| | | | | +------- LC9 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node5
| | | | | | +----- LC8 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node6
| | | | | | | +--- LC4 |LPM_ADD_SUB:192|addcore:adder|addcore:adder0|result_node7
| | | | | | | | +- LC3 TEMP0
| | | | | | | | |
| | | | | | | | | Other LABs fed by signals
| | | | | | | | | that feed LAB 'A'
LC | | | | | | | | | | A B | Logic cells that feed LAB 'A':
LC1 -> * - - * * * * * - | * * | <-- CD
LC2 -> * * - * * * * * - | * * | <-- CLK
LC3 -> * * - * * * * * * | * * | <-- TEMP0
Pin
43 -> - - - - - - - - - | - - | <-- CP
LC18 -> - - - - - - - * - | * * | <-- TEMP7
LC21 -> - - - - - - * * - | * * | <-- TEMP6
LC22 -> - - - - - * * * - | * * | <-- TEMP5
LC23 -> - - - - * * * * - | * * | <-- TEMP4
LC24 -> - - - * * * * * - | * * | <-- TEMP3
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: e:\vhdcx\fp2.rpt
fp2
** LOGIC CELL INTERCONNECTIONS **
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -