亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? plj.fit.talkback.xml

?? 基于CPLD的數(shù)字頻率計(jì)
?? XML
?? 第 1 頁 / 共 3 頁
字號:

<!--
This XML file (created on Mon Oct 27 21:45:00 2008) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature.  To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder.  For more information, go
to license.txt.
-->
<talkback>
<ver>6.0</ver>
<schema>quartus_version_6.0_build_178.xsd</schema>
<license>
	<host_id>00e0a00ac597</host_id>
	<nic_id>00e0a00ac597</nic_id>
	<cdrive_id>80087eed</cdrive_id>
</license>
<tool>
	<name>Quartus II</name>
	<version>6.0</version>
	<build>Build 178</build>
	<binary_type>32</binary_type>
	<module>quartus_fit</module>
	<edition>Full Version</edition>
	<eval>Licensed</eval>
	<compilation_end_time>Mon Oct 27 21:45:00 2008</compilation_end_time>
</tool>
<machine>
	<os>Windows XP</os>
	<cpu>
		<proc_count>1</proc_count>
		<cpu_freq units="MHz">1607</cpu_freq>
	</cpu>
	<ram units="MB">512</ram>
</machine>
<project>F:/數(shù)字頻率計(jì)1/plj</project>
<revision>plj</revision>
<compilation_summary>
	<flow_status>Successful - Mon Oct 27 21:45:00 2008</flow_status>
	<quartus_ii_version>6.0 Build 178 04/27/2006 SJ Full Version</quartus_ii_version>
	<revision_name>plj</revision_name>
	<top_level_entity_name>F</top_level_entity_name>
	<family>MAX II</family>
	<device>EPM1270GT144C5</device>
	<timing_models>Final</timing_models>
	<met_timing_requirements>N/A</met_timing_requirements>
	<total_logic_elements>297 / 1,270 ( 23 % )</total_logic_elements>
	<total_pins>19 / 116 ( 16 % )</total_pins>
	<total_virtual_pins>0</total_virtual_pins>
	<ufm_blocks>0 / 1 ( 0 % )</ufm_blocks>
</compilation_summary>
<resource_usage_summary>
	<rsc name="Total logic elements" util="23" max=" 1270 " type="int">297 </rsc>
	<rsc name="-- Combinational with no register" type="int">119</rsc>
	<rsc name="-- Register only" type="int">46</rsc>
	<rsc name="-- Combinational with a register" type="int">132</rsc>
	<rsc name="Logic element usage by number of LUT inputs" type="text"></rsc>
	<rsc name="-- 4 input functions" type="int">101</rsc>
	<rsc name="-- 3 input functions" type="int">26</rsc>
	<rsc name="-- 2 input functions" type="int">120</rsc>
	<rsc name="-- 1 input functions" type="int">31</rsc>
	<rsc name="-- 0 input functions" type="int">19</rsc>
	<rsc name="Logic elements by mode" type="text"></rsc>
	<rsc name="-- normal mode" type="int">260</rsc>
	<rsc name="-- arithmetic mode" type="int">37</rsc>
	<rsc name="-- qfbk mode" type="int">7</rsc>
	<rsc name="-- register cascade mode" type="int">0</rsc>
	<rsc name="-- synchronous clear/load mode" type="int">26</rsc>
	<rsc name="-- asynchronous clear/load mode" type="int">52</rsc>
	<rsc name="Total LABs" util="32" max=" 127 " type="int">41 </rsc>
	<rsc name="Logic elements in carry chains" type="int">39</rsc>
	<rsc name="User inserted logic elements" type="int">0</rsc>
	<rsc name="Virtual pins" type="int">0</rsc>
	<rsc name="I/O pins" util="16" max=" 116 " type="int">19 </rsc>
	<rsc name="-- Clock pins" util="--" max=" 0 " type="int">0 </rsc>
	<rsc name="Global signals" type="int">4</rsc>
	<rsc name="UFM blocks" util="0" max=" 1 " type="int">0 </rsc>
	<rsc name="Global clocks" util="100" max=" 4 " type="int">4 </rsc>
	<rsc name="Maximum fan-out node" type="text">CLKIN</rsc>
	<rsc name="Maximum fan-out" type="int">113</rsc>
	<rsc name="Highest non-global fan-out signal" type="text">CNT10:inst10|Equal0~29</rsc>
	<rsc name="Highest non-global fan-out" type="int">60</rsc>
	<rsc name="Total fan-out" type="int">1104</rsc>
	<rsc name="Average fan-out" type="float">3.49</rsc>
</resource_usage_summary>
<control_signals>
	<row>
		<name>TESTCTL:inst17|DIV2CLK</name>
		<location>LC_X12_Y3_N2</location>
		<fan_out>66</fan_out>
		<usage>Clock, Clock enable</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK0</global_line_name>
	</row>
	<row>
		<name>TESTCTL:inst17|CLK2</name>
		<location>LC_X12_Y4_N7</location>
		<fan_out>3</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>CNT10:inst9|Equal0~29</name>
		<location>LC_X13_Y9_N0</location>
		<fan_out>4</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>TESTCTL:inst17|COUNT_SIGNAL1[7]</name>
		<location>LC_X8_Y7_N0</location>
		<fan_out>5</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>CNT10:inst8|Equal0~29</name>
		<location>LC_X15_Y9_N0</location>
		<fan_out>4</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>CNT10:inst5|Equal0~29</name>
		<location>LC_X11_Y5_N5</location>
		<fan_out>4</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK2</global_line_name>
	</row>
	<row>
		<name>CNT10:inst7|Equal0~29</name>
		<location>LC_X15_Y8_N4</location>
		<fan_out>4</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>CNT10:inst6|Equal0~29</name>
		<location>LC_X13_Y8_N0</location>
		<fan_out>4</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>CNT10:inst|Equal0~29</name>
		<location>LC_X12_Y5_N5</location>
		<fan_out>4</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>CNT10:inst4|Equal0~29</name>
		<location>LC_X13_Y6_N9</location>
		<fan_out>4</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK1</global_line_name>
	</row>
	<row>
		<name>CLKIN</name>
		<location>PIN_127</location>
		<fan_out>113</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK3</global_line_name>
	</row>
</control_signals>
<non_global_high_fan_out_signals>
	<row>
		<name>XIANSHI:inst3|en_xhdl3[7]</name>
		<fan_out>20</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|en_xhdl3[6]</name>
		<fan_out>17</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|en_xhdl3[5]</name>
		<fan_out>14</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|en_xhdl3[4]</name>
		<fan_out>9</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|en_xhdl3[3]</name>
		<fan_out>17</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|en_xhdl3[2]</name>
		<fan_out>12</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|en_xhdl3[1]</name>
		<fan_out>8</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|en_xhdl3[0]</name>
		<fan_out>13</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|DATAIN[29]</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>XIANSHI:inst3|Mux3~788</name>
		<fan_out>8</fan_out>
	</row>
</non_global_high_fan_out_signals>
<interconnect_usage_summary>
	<rsc name="Local interconnects" util="9" max=" 3938 " type="int">353 </rsc>
	<rsc name="LUT chains" util="1" max=" 1143 " type="int">13 </rsc>
	<rsc name="R4s" util="6" max=" 2832 " type="int">170 </rsc>
	<rsc name="C4s" util="7" max=" 2870 " type="int">203 </rsc>
	<rsc name="Global clocks" util="100" max=" 4 " type="int">4 </rsc>
	<rsc name="LAB clocks" util="24" max=" 72 " type="int">17 </rsc>
	<rsc name="Direct links" util="2" max=" 3938 " type="int">67 </rsc>
</interconnect_usage_summary>
<mep_data>
	<command_line>quartus_fit --read_settings_files=off --write_settings_files=off plj -c plj</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<messages>
	<warning>Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results</warning>
	<warning>Warning: Ignored locations or region assignments to the following nodes</warning>
	<warning>Warning: Node &quot;CLK&quot; is assigned to location or region, but does not exist in design</warning>
	<info>Info: Generated suppressed messages file F:/數(shù)字頻率計(jì)1/plj.fit.smsg</info>
	<info>Info: Quartus II Fitter was successful. 0 errors, 3 warnings</info>
	<info>Info: Elapsed time: 00:00:05</info>
	<info>Info: Processing ended: Mon Oct 27 21:45:00 2008</info>
	<info>Info: Pin SEG_DATA[0] has VCC driving its datain port</info>
</messages>
<fitter_settings>
	<row>
		<option>Device</option>
		<setting>EPM1270GT144C5</setting>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Router Timing Optimization Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Placement Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Router Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Optimize Hold Timing</option>
		<setting>IO Paths and Minimum TPD Paths</setting>
		<default_value>IO Paths and Minimum TPD Paths</default_value>
	</row>
	<row>
		<option>Optimize Fast-Corner Timing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Guarantee I/O Paths Have Zero Hold Time at Fast Corner</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>PowerPlay Power Optimization</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize Timing</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize IOC Register Placement for Timing</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit to One Fitting Attempt</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Final Placement Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Aggressive Routability Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Initial Placement Seed</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>Slow Slew Rate</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>PCI I/O</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Weak Pull-Up Resistor</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Enable Bus-Hold Circuitry</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Delay Chains</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Perform Physical Synthesis for Combinational Logic</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Register Duplication</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Register Retiming</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Asynchronous Signal Pipelining</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Fitter Effort</option>
		<setting>Auto Fit</setting>
		<default_value>Auto Fit</default_value>
	</row>
	<row>
		<option>Physical Synthesis Effort Level</option>

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品视频在线免费观看| 久久久亚洲综合| 久久精品99国产精品| 日韩精品一区二区三区视频在线观看| 免费看黄色91| 久久久www免费人成精品| 国产自产v一区二区三区c| 久久精品亚洲国产奇米99| 免费成人性网站| 中文字幕第一页久久| 欧美在线制服丝袜| 免费高清不卡av| 亚洲综合免费观看高清完整版| 欧美色图激情小说| 国产剧情一区二区三区| 依依成人精品视频| 久久婷婷色综合| 欧美无砖砖区免费| 国产ts人妖一区二区| 亚洲高清免费观看| 亚洲日本丝袜连裤袜办公室| 欧美日韩大陆一区二区| 成人av先锋影音| 婷婷一区二区三区| 久久久精品一品道一区| 91免费国产视频网站| 日本不卡1234视频| 1区2区3区国产精品| 欧美一级久久久| 91精品国产综合久久久久久 | 亚洲图片另类小说| 久久久一区二区三区捆绑**| 欧美日韩你懂的| heyzo一本久久综合| 老司机一区二区| 亚洲狠狠爱一区二区三区| 国产精品视频麻豆| 精品日韩一区二区| 欧美一级黄色录像| 91黄色免费看| 国产一区二区三区久久久| 偷窥国产亚洲免费视频| 国产精品久久久久影院亚瑟 | 午夜电影久久久| 一个色妞综合视频在线观看| 欧美国产精品劲爆| 久久久精品日韩欧美| 欧美狂野另类xxxxoooo| 国产成人在线视频播放| 国产麻豆精品久久一二三| 国产精品资源在线看| 福利一区福利二区| 成人ar影院免费观看视频| 成人18精品视频| 91福利视频久久久久| 欧美视频一二三区| 欧美日韩一级视频| 在线不卡a资源高清| 日韩欧美在线一区二区三区| 日韩美女一区二区三区四区| 日韩欧美的一区| 久久精品一区二区三区不卡| 久久久不卡网国产精品二区| 国产欧美一区二区精品性| 国产色综合久久| 国产精品久久久久一区| 国产精品毛片大码女人| 国产精品短视频| 亚洲欧美一区二区视频| 亚洲精品午夜久久久| 亚洲国产视频一区| 蜜桃视频一区二区三区在线观看| 国产成人99久久亚洲综合精品| 色综合久久综合网欧美综合网| 91免费在线视频观看| 91.xcao| 欧美一级高清片在线观看| 日韩亚洲欧美在线观看| 欧美经典一区二区| 亚洲国产另类av| 激情综合色播五月| 在线这里只有精品| 精品免费一区二区三区| 欧美精品一区二区三区久久久| 亚洲国产精品国自产拍av| 亚洲欧美日韩国产另类专区| 丝袜亚洲另类丝袜在线| 国产一区二区三区最好精华液| 成人动漫在线一区| 91精品国产色综合久久不卡蜜臀 | 欧美亚洲丝袜传媒另类| 国产日本亚洲高清| 麻豆91精品视频| 色先锋久久av资源部| 久久久午夜精品理论片中文字幕| 三级精品在线观看| 色老头久久综合| 亚洲欧洲在线观看av| 国产呦精品一区二区三区网站| 在线一区二区三区四区| www国产精品av| 欧美视频第二页| 一二三四区精品视频| 91国产丝袜在线播放| 亚洲日韩欧美一区二区在线| 成人久久久精品乱码一区二区三区| 日韩精品一区二区三区中文不卡 | 日本怡春院一区二区| 欧美伦理电影网| 亚洲一区二区三区在线看| 99精品1区2区| 中文字幕日韩av资源站| 成人网在线免费视频| 国产亚洲精品aa| 国产成人一级电影| 国产免费观看久久| 国产v日产∨综合v精品视频| 欧美激情一区二区三区不卡| 国产一区二区久久| 久久影音资源网| fc2成人免费人成在线观看播放| 中文字幕中文字幕一区| 91看片淫黄大片一级在线观看| 亚洲男人的天堂在线aⅴ视频| 91毛片在线观看| 视频一区视频二区在线观看| 日韩三级免费观看| 成人a区在线观看| 中文字幕在线一区免费| 91亚洲国产成人精品一区二区三| 中文字幕一区视频| 色中色一区二区| 美国十次了思思久久精品导航| 欧美成人精品二区三区99精品| 国产精品自在在线| 国产精品家庭影院| 欧美美女视频在线观看| 精品一区二区三区视频| 欧美激情综合五月色丁香小说| 国产91色综合久久免费分享| 亚洲激情中文1区| 欧美一区二区三区喷汁尤物| 成人免费视频caoporn| 一区二区三区丝袜| 日韩一区二区免费高清| 成人精品高清在线| 男人的j进女人的j一区| 亚洲精品视频在线观看网站| 欧美mv日韩mv国产网站| 91蜜桃免费观看视频| 青娱乐精品在线视频| 久久久天堂av| 欧美日韩亚洲另类| 成人免费视频app| 久久99久久99| 一区二区三区国产精品| 中文字幕va一区二区三区| 欧美电影一区二区| 欧美日韩三级在线| 在线亚洲精品福利网址导航| 波波电影院一区二区三区| 国产精品一线二线三线| 国产综合久久久久久久久久久久| 日韩精品91亚洲二区在线观看| 一区二区三区国产| 亚洲欧美另类久久久精品| 最近中文字幕一区二区三区| 欧美精彩视频一区二区三区| 精品久久久网站| 精品国产亚洲一区二区三区在线观看| 欧美无乱码久久久免费午夜一区| 91视频观看视频| 色菇凉天天综合网| 99re热这里只有精品免费视频| 国产一区二区三区免费看| 国产成人综合在线播放| 国产成人av电影在线观看| 国产成人av电影在线播放| 成人av先锋影音| 欧美伊人精品成人久久综合97| 激情五月播播久久久精品| 久热成人在线视频| 国产精品香蕉一区二区三区| 国产成人精品亚洲777人妖| 成人国产亚洲欧美成人综合网| 成人免费三级在线| 欧美无乱码久久久免费午夜一区 | 蜜桃久久久久久| 国产一区二区三区视频在线播放| 国产精品中文字幕一区二区三区| 成人免费视频视频| 欧美日韩免费一区二区三区视频| 日韩欧美不卡一区| 中文字幕日韩一区二区| 日韩电影免费在线观看网站| 精品无人码麻豆乱码1区2区 | 国产精品人人做人人爽人人添 | 精品久久一区二区三区| 自拍偷拍亚洲激情| 精品亚洲porn|