亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jtag_uart_0.v

?? Altera FPGA 上利用nios嵌入式處理器實現USB的通信控制
?? V
?? 第 1 頁 / 共 2 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module jtag_uart_0_log_module (
                                // inputs:
                                 clk,
                                 data,
                                 strobe,
                                 valid
                              )
;

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/DE2/DE2_Board/system/DE2_Board_sim/jtag_uart_0_output_stream.dat");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 $fwrite (text_handle, "%b\n", data);
          // echo raw binary strings to file as ascii to screen
         $write("%s", ((data == 8'hd) ? 8'ha : data));
                     
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on

endmodule


module jtag_uart_0_sim_scfifo_w (
                                  // inputs:
                                   clk,
                                   fifo_wdata,
                                   fifo_wr,

                                  // outputs:
                                   fifo_FF,
                                   r_dat,
                                   wfifo_empty,
                                   wfifo_used
                                )
;

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  8: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  8: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_0_log, which is an e_log
  jtag_uart_0_log_module jtag_uart_0_log
    (
      .clk    (clk),
      .data   (fifo_wdata),
      .strobe (fifo_wr),
      .valid  (fifo_wr)
    );

  assign wfifo_used = {9{1'b0}};
  assign r_dat = {8{1'b0}};
  assign fifo_FF = 1'b0;
  assign wfifo_empty = 1'b1;

//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on

endmodule


module jtag_uart_0_scfifo_w (
                              // inputs:
                               clk,
                               fifo_wdata,
                               fifo_wr,
                               rd_wfifo,

                              // outputs:
                               fifo_FF,
                               r_dat,
                               wfifo_empty,
                               wfifo_used
                            )
;

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  8: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;
  input            rd_wfifo;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  8: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  jtag_uart_0_sim_scfifo_w the_jtag_uart_0_sim_scfifo_w
    (
      .clk         (clk),
      .fifo_FF     (fifo_FF),
      .fifo_wdata  (fifo_wdata),
      .fifo_wr     (fifo_wr),
      .r_dat       (r_dat),
      .wfifo_empty (wfifo_empty),
      .wfifo_used  (wfifo_used)
    );


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on
//synthesis read_comments_as_HDL on
//  scfifo wfifo
//    (
//      .clock (clk),
//      .data (fifo_wdata),
//      .empty (wfifo_empty),
//      .full (fifo_FF),
//      .q (r_dat),
//      .rdreq (rd_wfifo),
//      .usedw (wfifo_used),
//      .wrreq (fifo_wr)
//    );
//
//  defparam wfifo.lpm_hint = "RAM_BLOCK_TYPE=AUTO",
//           wfifo.lpm_numwords = 512,
//           wfifo.lpm_showahead = "OFF",
//           wfifo.lpm_type = "scfifo",
//           wfifo.lpm_width = 8,
//           wfifo.lpm_widthu = 9,
//           wfifo.overflow_checking = "OFF",
//           wfifo.underflow_checking = "OFF",
//           wfifo.use_eab = "ON";
//
//synthesis read_comments_as_HDL off

endmodule


module jtag_uart_0_drom_module (
                                 // inputs:
                                  clk,
                                  incr_addr,
                                  reset_n,

                                 // outputs:
                                  new_rom,
                                  num_bytes,
                                  q,
                                  safe
                               )
;

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [ 31: 0] num_bytes;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 11: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [2047: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  wire    [ 31: 0] num_bytes;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end



   assign     num_bytes = mutex[1];
                   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/DE2/DE2_Board/system/DE2_Board_sim/jtag_uart_0_input_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/DE2/DE2_Board/system/DE2_Board_sim/jtag_uart_0_input_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemb("C:/DE2/DE2_Board/system/DE2_Board_sim/jtag_uart_0_input_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on

endmodule


module jtag_uart_0_sim_scfifo_r (
                                  // inputs:
                                   clk,
                                   fifo_rd,
                                   rst_n,

                                  // outputs:
                                   fifo_EF,
                                   fifo_rdata,
                                   rfifo_full,
                                   rfifo_used
                                )
;

  output           fifo_EF;
  output  [  7: 0] fifo_rdata;
  output           rfifo_full;
  output  [  8: 0] rfifo_used;
  input            clk;
  input            fifo_rd;
  input            rst_n;

  reg     [ 31: 0] bytes_left;
  wire             fifo_EF;
  reg              fifo_rd_d;
  wire    [  7: 0] fifo_rdata;
  wire             new_rom;
  wire    [ 31: 0] num_bytes;
  wire    [  9: 0] rfifo_entries;
  wire             rfifo_full;
  wire    [  8: 0] rfifo_used;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_0_drom, which is an e_drom
  jtag_uart_0_drom_module jtag_uart_0_drom
    (
      .clk       (clk),
      .incr_addr (fifo_rd_d),
      .new_rom   (new_rom),
      .num_bytes (num_bytes),
      .q         (fifo_rdata),
      .reset_n   (rst_n),

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
免费成人你懂的| 久久66热re国产| 国产色爱av资源综合区| 欧美一级高清片在线观看| 91免费版在线看| aaa亚洲精品| 波多野洁衣一区| 91猫先生在线| 欧美美女bb生活片| 日韩欧美国产1| 久久久精品tv| 亚洲视频你懂的| 一区二区三区国产精华| 亚洲免费观看在线观看| 亚洲一区二区四区蜜桃| 三级成人在线视频| 国产一区二区三区黄视频 | 亚洲另类一区二区| 亚洲精品国产a| 久久精品国产秦先生| 国精产品一区一区三区mba视频| 国产伦精品一区二区三区在线观看 | 免费在线观看一区二区三区| 男男成人高潮片免费网站| 国产黄色91视频| 91丨九色丨蝌蚪丨老版| 欧美日韩国产一二三| 精品国产一区二区三区久久影院| 中文字幕不卡的av| 日日噜噜夜夜狠狠视频欧美人| 韩国视频一区二区| 色爱区综合激月婷婷| 日韩午夜av电影| 中文子幕无线码一区tr| 日韩精品视频网站| 97久久精品人人做人人爽| 7777精品伊人久久久大香线蕉| 久久只精品国产| 亚洲一卡二卡三卡四卡| 国产传媒欧美日韩成人| 欧美视频在线一区| 国产精品污污网站在线观看| 亚洲尤物视频在线| 成人国产精品免费| 精品国产一区二区三区久久影院| 亚洲乱码国产乱码精品精可以看| 精品中文av资源站在线观看| av电影在线不卡| 久久综合狠狠综合久久激情| 亚洲一区二区三区四区在线观看| 国产精品99久久久久久有的能看 | 丁香另类激情小说| 日韩欧美亚洲国产精品字幕久久久| 中文字幕高清不卡| 麻豆极品一区二区三区| 欧美吞精做爰啪啪高潮| 亚洲品质自拍视频| 成人av在线播放网站| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 欧美激情一区二区在线| 免费的成人av| 欧美福利电影网| 一区二区三区av电影| 成人午夜又粗又硬又大| 国产欧美日韩久久| 国产麻豆欧美日韩一区| 久久综合九色综合欧美亚洲| 日韩黄色免费电影| 欧美精品亚洲一区二区在线播放| 国产精品久久久久三级| 国产精品一线二线三线| 911精品国产一区二区在线| 亚洲国产一区在线观看| 成人91在线观看| 中文成人综合网| 成人免费视频视频在线观看免费| ww久久中文字幕| 国产精品 日产精品 欧美精品| 久久综合视频网| 丁香婷婷深情五月亚洲| 国产精品麻豆久久久| 99精品偷自拍| 亚洲久本草在线中文字幕| 91国产丝袜在线播放| 一区二区三区欧美亚洲| 欧美亚洲国产怡红院影院| 亚洲图片自拍偷拍| 欧美电视剧免费观看| 经典三级一区二区| 中文字幕免费一区| 91麻豆蜜桃一区二区三区| 洋洋成人永久网站入口| 欧美久久免费观看| 韩日精品视频一区| 国产精品久久午夜夜伦鲁鲁| 色又黄又爽网站www久久| 亚洲444eee在线观看| 欧美成人女星排名| 成av人片一区二区| 亚洲成av人片一区二区梦乃| 日韩区在线观看| 成人少妇影院yyyy| 午夜精品福利一区二区三区av| 日韩一区二区三区高清免费看看| 国产美女精品在线| 伊人色综合久久天天人手人婷| 欧美日韩在线综合| 国产乱人伦偷精品视频不卡| 亚洲中国最大av网站| 精品免费日韩av| 色综合天天在线| 免费成人深夜小野草| 亚洲天堂免费在线观看视频| 在线综合视频播放| 99riav久久精品riav| 免费三级欧美电影| 亚洲欧美国产毛片在线| 久久久影院官网| 欧美人牲a欧美精品| 成人午夜在线视频| 久久爱www久久做| 亚洲午夜在线电影| 亚洲国产精品黑人久久久| 欧美精品1区2区| 在线视频中文字幕一区二区| 国产剧情一区在线| 六月丁香婷婷久久| 亚洲国产一区二区在线播放| 欧美国产日韩a欧美在线观看 | 久久精品亚洲精品国产欧美| 欧美日韩成人激情| 99国产精品99久久久久久| 国产一区二区导航在线播放| 亚洲午夜久久久久中文字幕久| 国产性色一区二区| 欧美成人一区二区三区片免费| 日本伦理一区二区| 99国产精品国产精品毛片| 国产成人久久精品77777最新版本| 三级一区在线视频先锋 | 亚洲制服丝袜在线| 中文天堂在线一区| 久久―日本道色综合久久| 欧美日韩精品免费| 欧美性猛交一区二区三区精品 | 国产精品伦一区| 久久婷婷色综合| 精品国产三级a在线观看| 91国偷自产一区二区三区成为亚洲经典| 国产黄色成人av| 国产精品白丝jk黑袜喷水| 国产在线看一区| 国产最新精品免费| 国产一区二区影院| 国产一区激情在线| 国内外精品视频| 国产高清不卡二三区| 成人综合在线网站| 99视频精品免费视频| 91丝袜呻吟高潮美腿白嫩在线观看| 99久久婷婷国产综合精品电影 | 欧美人妖巨大在线| 91精品蜜臀在线一区尤物| 欧美一级一级性生活免费录像| 欧美喷潮久久久xxxxx| 欧美精品三级日韩久久| 日韩视频免费观看高清完整版在线观看| 91福利资源站| 91精品国产综合久久精品图片| 日韩欧美激情四射| 国产日产精品1区| 亚洲精品中文字幕乱码三区| 亚洲一区在线观看免费观看电影高清 | 久久不见久久见中文字幕免费| 日韩电影网1区2区| 久久99久久精品| 成人国产电影网| 欧美日韩一区国产| 91麻豆精品国产91| 欧美一区三区四区| 中文字幕av在线一区二区三区| 亚洲一区二区av电影| 久久国产精品第一页| 日韩一级片网站| 精品三级在线看| 国产精品每日更新| 亚洲成人av免费| 激情五月婷婷综合网| 99这里只有久久精品视频| 欧美日韩日本视频| 久久久久国产一区二区三区四区 | 一区二区三区四区视频精品免费| 日本亚洲一区二区| a4yy欧美一区二区三区| 在线成人av网站| 中文字幕在线观看一区| 日本在线不卡一区| 91国偷自产一区二区三区成为亚洲经典 | 国产99精品视频| 制服丝袜在线91|