亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jtag_uart_0.v

?? SOPC架構建立實例
?? V
?? 第 1 頁 / 共 2 頁
字號:
//Legal Notice: (C)2005 Altera Corporation. All rights reserved.  Your
//use of Altera Corporation's design tools, logic functions and other
//software and tools, and its AMPP partner logic functions, and any
//output files any of the foregoing (including device programming or
//simulation files), and any associated documentation or information are
//expressly subject to the terms and conditions of the Altera Program
//License Subscription Agreement or other applicable license agreement,
//including, without limitation, that your use is for the sole purpose
//of programming logic devices manufactured by Altera and sold by Altera
//or its authorized distributors.  Please refer to the applicable
//agreement for further details.

// synthesis translate_off
`timescale 1ns / 100ps
// synthesis translate_on
module jtag_uart_0_log_module (
                                // inputs:
                                 clk,
                                 data,
                                 strobe,
                                 valid
                              )
;

  input            clk;
  input   [  7: 0] data;
  input            strobe;
  input            valid;


//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
   reg [31:0] text_handle; // for $fopen
   initial text_handle = $fopen ("C:/DE2/DE2_Board/system/DE2_Board_sim/jtag_uart_0_output_stream.dat");

   always @(posedge clk) begin
      if (valid && strobe) begin
	 $fwrite (text_handle, "%b\n", data);
          // echo raw binary strings to file as ascii to screen
         $write("%s", ((data == 8'hd) ? 8'ha : data));
                     
	 // non-standard; poorly documented; required to get real data stream.
	 $fflush (text_handle);
      end
   end // clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on

endmodule


module jtag_uart_0_sim_scfifo_w (
                                  // inputs:
                                   clk,
                                   fifo_wdata,
                                   fifo_wr,

                                  // outputs:
                                   fifo_FF,
                                   r_dat,
                                   wfifo_empty,
                                   wfifo_used
                                )
;

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  8: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  8: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_0_log, which is an e_log
  jtag_uart_0_log_module jtag_uart_0_log
    (
      .clk    (clk),
      .data   (fifo_wdata),
      .strobe (fifo_wr),
      .valid  (fifo_wr)
    );

  assign wfifo_used = {9{1'b0}};
  assign r_dat = {8{1'b0}};
  assign fifo_FF = 1'b0;
  assign wfifo_empty = 1'b1;

//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on

endmodule


module jtag_uart_0_scfifo_w (
                              // inputs:
                               clk,
                               fifo_wdata,
                               fifo_wr,
                               rd_wfifo,

                              // outputs:
                               fifo_FF,
                               r_dat,
                               wfifo_empty,
                               wfifo_used
                            )
;

  output           fifo_FF;
  output  [  7: 0] r_dat;
  output           wfifo_empty;
  output  [  8: 0] wfifo_used;
  input            clk;
  input   [  7: 0] fifo_wdata;
  input            fifo_wr;
  input            rd_wfifo;

  wire             fifo_FF;
  wire    [  7: 0] r_dat;
  wire             wfifo_empty;
  wire    [  8: 0] wfifo_used;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  jtag_uart_0_sim_scfifo_w the_jtag_uart_0_sim_scfifo_w
    (
      .clk         (clk),
      .fifo_FF     (fifo_FF),
      .fifo_wdata  (fifo_wdata),
      .fifo_wr     (fifo_wr),
      .r_dat       (r_dat),
      .wfifo_empty (wfifo_empty),
      .wfifo_used  (wfifo_used)
    );


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on
//synthesis read_comments_as_HDL on
//  scfifo wfifo
//    (
//      .clock (clk),
//      .data (fifo_wdata),
//      .empty (wfifo_empty),
//      .full (fifo_FF),
//      .q (r_dat),
//      .rdreq (rd_wfifo),
//      .usedw (wfifo_used),
//      .wrreq (fifo_wr)
//    );
//
//  defparam wfifo.lpm_hint = "RAM_BLOCK_TYPE=AUTO",
//           wfifo.lpm_numwords = 512,
//           wfifo.lpm_showahead = "OFF",
//           wfifo.lpm_type = "scfifo",
//           wfifo.lpm_width = 8,
//           wfifo.lpm_widthu = 9,
//           wfifo.overflow_checking = "OFF",
//           wfifo.underflow_checking = "OFF",
//           wfifo.use_eab = "ON";
//
//synthesis read_comments_as_HDL off

endmodule


module jtag_uart_0_drom_module (
                                 // inputs:
                                  clk,
                                  incr_addr,
                                  reset_n,

                                 // outputs:
                                  new_rom,
                                  num_bytes,
                                  q,
                                  safe
                               )
;

  parameter POLL_RATE = 100;


  output           new_rom;
  output  [ 31: 0] num_bytes;
  output  [  7: 0] q;
  output           safe;
  input            clk;
  input            incr_addr;
  input            reset_n;

  reg     [ 11: 0] address;
  reg              d1_pre;
  reg              d2_pre;
  reg              d3_pre;
  reg              d4_pre;
  reg              d5_pre;
  reg              d6_pre;
  reg              d7_pre;
  reg              d8_pre;
  reg              d9_pre;
  reg     [  7: 0] mem_array [2047: 0];
  reg     [ 31: 0] mutex [  1: 0];
  reg              new_rom;
  wire    [ 31: 0] num_bytes;
  reg              pre;
  wire    [  7: 0] q;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  assign q = mem_array[address];
  always @(posedge clk or negedge reset_n)
    begin
      if (reset_n == 0)
        begin
          d1_pre <= 0;
          d2_pre <= 0;
          d3_pre <= 0;
          d4_pre <= 0;
          d5_pre <= 0;
          d6_pre <= 0;
          d7_pre <= 0;
          d8_pre <= 0;
          d9_pre <= 0;
          new_rom <= 0;
        end
      else if (1)
        begin
          d1_pre <= pre;
          d2_pre <= d1_pre;
          d3_pre <= d2_pre;
          d4_pre <= d3_pre;
          d5_pre <= d4_pre;
          d6_pre <= d5_pre;
          d7_pre <= d6_pre;
          d8_pre <= d7_pre;
          d9_pre <= d8_pre;
          new_rom <= d9_pre;
        end
    end



   assign     num_bytes = mutex[1];
                   reg        safe_delay;
   reg [31:0] poll_count;
   reg [31:0] mutex_handle;
   wire       interactive = 1'b0 ; // '
   assign     safe = (address < mutex[1]);

   initial poll_count = POLL_RATE;

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin
         safe_delay <= 0;
      end else begin
         safe_delay <= safe;
      end
   end // safe_delay

   always @(posedge clk or negedge reset_n) begin
      if (reset_n !== 1) begin  // dont worry about null _stream.dat file
         address <= 0;
         mem_array[0] <= 0;
         mutex[0] <= 0;
         mutex[1] <= 0;
         pre <= 0;
      end else begin            // deal with the non-reset case
         pre <= 0;
         if (incr_addr && safe) address <= address + 1;
         if (mutex[0] && !safe && safe_delay) begin
            // and blast the mutex after falling edge of safe if interactive
            if (interactive) begin
               mutex_handle = $fopen ("C:/DE2/DE2_Board/system/DE2_Board_sim/jtag_uart_0_input_mutex.dat");
               $fdisplay (mutex_handle, "0");
               $fclose (mutex_handle);
               // $display ($stime, "\t%m:\n\t\tMutex cleared!");
            end else begin
               // sleep until next reset, do not bash mutex.
               wait (!reset_n);
            end
         end // OK to bash mutex.
         if (poll_count < POLL_RATE) begin // wait
            poll_count = poll_count + 1;
         end else begin         // do the interesting stuff.
            poll_count = 0;
            $readmemh ("C:/DE2/DE2_Board/system/DE2_Board_sim/jtag_uart_0_input_mutex.dat", mutex);
            if (mutex[0] && !safe) begin
            // read stream into mem_array after current characters are gone!
               // save mutex[0] value to compare to address (generates 'safe')
               mutex[1] <= mutex[0];
               // $display ($stime, "\t%m:\n\t\tMutex hit: Trying to read %d bytes...", mutex[0]);
               $readmemb("C:/DE2/DE2_Board/system/DE2_Board_sim/jtag_uart_0_input_stream.dat", mem_array);
               // bash address and send pulse outside to send the char:
               address <= 0;
               pre <= -1;
            end // else mutex miss...
         end // poll_count
      end // reset
   end // posedge clk


//////////////// END SIMULATION-ONLY CONTENTS

//synthesis translate_on

endmodule


module jtag_uart_0_sim_scfifo_r (
                                  // inputs:
                                   clk,
                                   fifo_rd,
                                   rst_n,

                                  // outputs:
                                   fifo_EF,
                                   fifo_rdata,
                                   rfifo_full,
                                   rfifo_used
                                )
;

  output           fifo_EF;
  output  [  7: 0] fifo_rdata;
  output           rfifo_full;
  output  [  8: 0] rfifo_used;
  input            clk;
  input            fifo_rd;
  input            rst_n;

  reg     [ 31: 0] bytes_left;
  wire             fifo_EF;
  reg              fifo_rd_d;
  wire    [  7: 0] fifo_rdata;
  wire             new_rom;
  wire    [ 31: 0] num_bytes;
  wire    [  9: 0] rfifo_entries;
  wire             rfifo_full;
  wire    [  8: 0] rfifo_used;
  wire             safe;

//synthesis translate_off
//////////////// SIMULATION-ONLY CONTENTS
  //jtag_uart_0_drom, which is an e_drom
  jtag_uart_0_drom_module jtag_uart_0_drom
    (
      .clk       (clk),
      .incr_addr (fifo_rd_d),
      .new_rom   (new_rom),
      .num_bytes (num_bytes),
      .q         (fifo_rdata),
      .reset_n   (rst_n),

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美在线一区二区三区| 91丨九色丨蝌蚪丨老版| 欧美成人精品高清在线播放| 婷婷丁香激情综合| 日韩女优毛片在线| 精品亚洲aⅴ乱码一区二区三区| 精品欧美久久久| 国产精品综合二区| ...av二区三区久久精品| 色综合久久综合| 日韩电影网1区2区| 国产日韩欧美高清| 欧美亚洲综合另类| 麻豆成人av在线| 国产精品久久久久久久久快鸭| 91黄色激情网站| 另类小说色综合网站| 国产日韩欧美一区二区三区乱码 | av色综合久久天堂av综合| 1024国产精品| 欧美一区二区日韩一区二区| 国产激情精品久久久第一区二区| 亚洲三级电影网站| 欧美体内she精高潮| 精品一区二区免费在线观看| 国产喂奶挤奶一区二区三区| 色综合久久久久久久| 久久精品国产久精国产爱| 国产日韩成人精品| 欧美在线|欧美| 国产一区亚洲一区| 亚洲小说欧美激情另类| 亚洲精品一区二区三区香蕉| 97se亚洲国产综合自在线不卡| 日日夜夜一区二区| 国产精品黄色在线观看| 日韩欧美专区在线| 色婷婷精品大在线视频| 国产成人午夜精品影院观看视频 | 国产一区二区不卡在线| 国产精品美女一区二区在线观看| 在线日韩一区二区| 国产精品一区二区三区99| 亚洲影院久久精品| 中文字幕av一区二区三区| 91精品国产一区二区三区香蕉| jizz一区二区| 免费观看在线综合| 亚洲一区二区欧美日韩| 国产视频一区二区在线观看| 欧美日韩一区二区三区不卡| 成人激情小说网站| 韩国精品主播一区二区在线观看| 亚洲第一在线综合网站| 亚洲欧美电影院| 国产精品人人做人人爽人人添 | 欧美无砖专区一中文字| 久久精品久久精品| 亚洲成av人影院| 亚洲综合无码一区二区| 国产精品对白交换视频| 中文字幕精品一区二区精品绿巨人 | 国产精品高潮呻吟| 久久先锋影音av鲁色资源网| 日韩视频一区二区三区在线播放| 欧美日韩中文精品| 欧美亚洲动漫精品| 色综合 综合色| 日本韩国一区二区三区| 精品一区二区综合| 韩国一区二区三区| 国产综合久久久久久久久久久久| 久久国产剧场电影| 蜜臀精品一区二区三区在线观看| 三级久久三级久久| 日韩福利视频导航| 美国十次综合导航| 日韩av在线免费观看不卡| 全部av―极品视觉盛宴亚洲| 亚洲3atv精品一区二区三区| 午夜精品久久久久久久久| 香蕉影视欧美成人| 天天综合网 天天综合色| 日韩在线卡一卡二| 日产精品久久久久久久性色| 蜜桃av一区二区三区| 精品一区二区三区视频| 国产精品综合av一区二区国产馆| 国产成人精品1024| 97久久超碰精品国产| 91麻豆国产福利在线观看| 91福利在线导航| 欧美日本视频在线| 久久综合久久鬼色| 国产精品久久久久久久久免费相片 | 美国十次了思思久久精品导航| 久久精品99久久久| 国产高清在线精品| 99麻豆久久久国产精品免费| 欧美性猛片aaaaaaa做受| 欧美视频一区二区在线观看| 日韩天堂在线观看| 中文字幕高清不卡| 亚洲成a人v欧美综合天堂| 激情综合一区二区三区| 国产精品综合av一区二区国产馆| 白白色 亚洲乱淫| 欧美日韩在线播放三区| 久久无码av三级| 日韩伦理av电影| 水蜜桃久久夜色精品一区的特点| 国内外精品视频| 色婷婷激情一区二区三区| 欧美日韩精品综合在线| 精品国产区一区| 亚洲人成精品久久久久久| 日韩高清国产一区在线| 粗大黑人巨茎大战欧美成人| 日本精品一区二区三区四区的功能| 欧美男男青年gay1069videost| 日韩亚洲欧美一区二区三区| 中文一区在线播放| 日韩精品高清不卡| 成人国产精品免费网站| 欧美一区二区在线观看| 一区二区中文字幕在线| 免费高清在线视频一区·| 色综合色狠狠综合色| 日韩精品一区二区三区视频| 国产精品视频一区二区三区不卡| 一区二区三区四区不卡视频| 精一区二区三区| 欧美午夜精品电影| 国产精品久久久久久福利一牛影视 | 亚洲另类在线视频| 国产精品自拍一区| 欧美一区二区三区视频免费| 亚洲欧洲av色图| 国产麻豆视频精品| 欧美男男青年gay1069videost| 亚洲欧洲美洲综合色网| 精品一区二区三区日韩| 在线播放/欧美激情| 亚洲免费在线视频| 高清shemale亚洲人妖| 日韩精品一区二区三区视频在线观看| 一区二区三区四区在线| 成人免费va视频| 久久久久97国产精华液好用吗| 美腿丝袜亚洲色图| 91精品国产一区二区三区| 亚洲女同ⅹxx女同tv| 91最新地址在线播放| 欧美韩国日本不卡| 国产一区在线视频| 欧美成人艳星乳罩| 日本vs亚洲vs韩国一区三区| 91精品国产综合久久久久久久久久| 亚洲精品国产一区二区精华液 | 一区二区三区在线影院| av电影一区二区| 国产精品久久久久久久第一福利| 国产精品白丝jk黑袜喷水| 国产亚洲视频系列| 国产一区二区三区蝌蚪| 国产精品久线在线观看| 国v精品久久久网| 欧美激情在线看| 成人福利视频在线| 中文字幕在线免费不卡| 成人激情图片网| 亚洲欧洲日韩av| 色综合久久综合网欧美综合网| 亚洲丝袜制服诱惑| 欧美综合视频在线观看| 一卡二卡欧美日韩| 欧美乱妇23p| 美女免费视频一区| 精品处破学生在线二十三| 激情综合网最新| 久久久蜜臀国产一区二区| 成人午夜伦理影院| 一区二区在线观看视频| 欧美色综合网站| 久久国产精品99精品国产| 久久久精品欧美丰满| 不卡欧美aaaaa| 亚洲国产三级在线| 欧美成人三级在线| bt7086福利一区国产| 亚洲成人黄色影院| 久久精品一区八戒影视| 91香蕉视频污| 日本伊人精品一区二区三区观看方式| 欧美大片一区二区三区| 成人av资源下载| 午夜精品视频在线观看| 精品国产三级a在线观看| av电影天堂一区二区在线| 天堂av在线一区|