亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cnt4.rpp.talkback.xml

?? 這是用VHDL設計的十進制計數器
?? XML
字號:

<!--
This XML file (created on Fri Mar 21 17:40:58 2008) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature.  To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder.  For more information, go
to www.altera.com/products/software/download/dnl-download_license.html
-->
<talkback>
<ver>5.1</ver>
<schema>quartus_version_5.1_build_176.xsd</schema><license>
	<host_id>000cf1496c62</host_id>
	<nic_id>000cf1496c62</nic_id>
	<cdrive_id>38441af0</cdrive_id>
</license>
<tool>
	<name>Quartus II</name>
	<version>5.1</version>
	<build>Build 176</build>
	<binary_type>32</binary_type>
	<module>quartus_rpp.exe</module>
	<edition>Web Edition</edition>
	<compilation_end_time>Fri Mar 21 17:40:58 2008</compilation_end_time>
</tool>
<machine>
	<os>Windows XP</os>
	<cpu>
		<proc_count>1</proc_count>
		<cpu_freq units="MHz">1399</cpu_freq>
	</cpu>
	<ram units="MB">751</ram>
</machine>
<top_file>E:/EDA_QuartusII/chap6_vhdl2/counter_6.1/cnt4</top_file>
<mep_data>
	<command_line>quartus_rpp cnt4 -c cnt4 --netlist_type=sgate</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<messages>
	<info>Info: Quartus II RTL Viewer, Technology Map Viewer &amp; State Machine Viewer Preprocessor was successful. 0 errors, 0 warnings</info>
	<info>Info: Elapsed time: 00:00:01</info>
	<info>Info: Processing ended: Fri Mar 21 17:40:58 2008</info>
	<info>Info: Command: quartus_rpp cnt4 -c cnt4 --netlist_type=sgate</info>
	<info>Info: Running Quartus II RTL Viewer, Technology Map Viewer &amp; State Machine Viewer Preprocessor</info>
</messages>
<fitter_settings>
	<row>
		<option>Device</option>
		<setting>AUTO</setting>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Optimize Timing</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize IOC Register Placement for Timing</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit to One Fitting Attempt</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Fitter Initial Placement Seed</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>Slow Slew Rate</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Fitter Effort</option>
		<setting>Auto Fit</setting>
		<default_value>Auto Fit</default_value>
	</row>
</fitter_settings>
<fitter_device_options>
	<row>
		<option>Enable user-supplied start-up clock (CLKUSR)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide reset (DEV_CLRn)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide output enable (DEV_OE)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable INIT_DONE output</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Configuration scheme</option>
		<setting>Passive Serial</setting>
	</row>
	<row>
		<option>Reserve all unused pins</option>
		<setting>As output driving an unspecified signal</setting>
	</row>
	<row>
		<option>Security bit</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Base pin-out file on sameframe device</option>
		<setting>Off</setting>
	</row>
</fitter_device_options>
<analysis___synthesis_settings>
	<row>
		<option>Top-level entity name</option>
		<setting>cnt4</setting>
		<default_value>cnt4</default_value>
	</row>
	<row>
		<option>Family name</option>
		<setting>MAX7000S</setting>
		<default_value>Stratix</default_value>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Create Debugging Nodes for IP Cores</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Preserve fewer node names</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Disable OpenCore Plus hardware evaluation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Verilog Version</option>
		<setting>Verilog_2001</setting>
		<default_value>Verilog_2001</default_value>
	</row>
	<row>
		<option>VHDL Version</option>
		<setting>VHDL93</setting>
		<default_value>VHDL93</default_value>
	</row>
	<row>
		<option>State Machine Processing</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Extract Verilog State Machines</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Extract VHDL State Machines</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Add Pass-Through Logic to Inferred RAMs</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>NOT Gate Push-Back</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Power-Up Don&apos;t Care</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Remove Redundant Logic Cells</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Remove Duplicate Registers</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Ignore CARRY Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore CASCADE Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore GLOBAL Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore ROW GLOBAL Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Ignore LCELL Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Ignore SOFT Buffers -- MAX 7000B/7000AE/3000A/7000S/7000A</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Limit AHDL Integers to 32 Bits</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Optimization Technique -- MAX 7000B/7000AE/3000A/7000S/7000A</option>
		<setting>Speed</setting>
		<default_value>Speed</default_value>
	</row>
	<row>
		<option>Allow XOR Gate Usage</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Logic Cell Insertion</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Parallel Expander Chain Length -- MAX 7000B/7000AE/3000A/7000S/7000A</option>
		<setting>4</setting>
		<default_value>4</default_value>
	</row>
	<row>
		<option>Auto Parallel Expanders</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Open-Drain Pins</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Remove Duplicate Logic</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Resource Sharing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Maximum Fan-in Per Macrocell -- MAX 7000B/7000AE/3000A/7000S/7000A</option>
		<setting>100</setting>
		<default_value>100</default_value>
	</row>
	<row>
		<option>Ignore translate_off and translate_on Synthesis Directives</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Show Parameter Settings Tables in Synthesis Report</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>HDL message level</option>
		<setting>Level2</setting>
		<default_value>Level2</default_value>
	</row>
</analysis___synthesis_settings>
<assembler_settings>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Generate Serial Vector Format File (.svf) for Target Device</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Generate a JEDEC STAPL Format File (.jam) for Target Device</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Generate an uncompressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Compression mode</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Clock source for configuration device</option>
		<setting>Internal</setting>
		<default_value>Internal</default_value>
	</row>
	<row>
		<option>Clock frequency of the configuration device</option>
		<setting units="MHz">10</setting>
		<default_value units="MHz">10</default_value>
	</row>
	<row>
		<option>Divide clock frequency by</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>JTAG user code for target device</option>
		<setting>Ffff</setting>
		<default_value>Ffff</default_value>
	</row>
	<row>
		<option>Auto user code</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Security bit</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Configuration device auto user code</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Generate Tabular Text File (.ttf) For Target Device</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Generate Raw Binary File (.rbf) For Target Device</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Hexadecimal Output File start address</option>
		<setting>0</setting>
		<default_value>0</default_value>
	</row>
	<row>
		<option>Hexadecimal Output File count direction</option>
		<setting>Up</setting>
		<default_value>Up</default_value>
	</row>
</assembler_settings>
<clock_settings_summary>
	<row>
		<clock_node_name>CLK</clock_node_name>
		<type>User Pin</type>
		<fmax_requirement>None</fmax_requirement>
		<early_latency units="ns">0.000</early_latency>
		<late_latency units="ns">0.000</late_latency>
		<multiply_base_fmax_by>N/A</multiply_base_fmax_by>
		<divide_base_fmax_by>N/A</divide_base_fmax_by>
		<offset>N/A</offset>
	</row>
</clock_settings_summary>
<input_pins>
	<row>
		<name>CLK</name>
		<pin__>43</pin__>
		<combinational_fan_out>4</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>yes</global>
		<input_register>no</input_register>
		<i_o_standard>TTL</i_o_standard>
		<location_assigned_by>Fitter</location_assigned_by>
	</row>
</input_pins>
<output_pins>
	<row>
		<name>Q[0]</name>
		<pin__>4</pin__>
		<lab>1</lab>
		<output_register>no</output_register>
		<slow_slew_rate>no</slow_slew_rate>
		<open_drain>no</open_drain>
		<tri_primitive>no</tri_primitive>
		<i_o_standard>TTL</i_o_standard>
		<location_assigned_by>Fitter</location_assigned_by>
		<load>Unspecified</load>
	</row>
	<row>
		<name>Q[1]</name>
		<pin__>5</pin__>
		<lab>1</lab>
		<output_register>no</output_register>
		<slow_slew_rate>no</slow_slew_rate>
		<open_drain>no</open_drain>
		<tri_primitive>no</tri_primitive>
		<i_o_standard>TTL</i_o_standard>
		<location_assigned_by>Fitter</location_assigned_by>
		<load>Unspecified</load>
	</row>
	<row>
		<name>Q[2]</name>
		<pin__>6</pin__>
		<lab>1</lab>
		<output_register>no</output_register>
		<slow_slew_rate>no</slow_slew_rate>
		<open_drain>no</open_drain>
		<tri_primitive>no</tri_primitive>
		<i_o_standard>TTL</i_o_standard>
		<location_assigned_by>Fitter</location_assigned_by>
		<load>Unspecified</load>
	</row>
	<row>
		<name>Q[3]</name>
		<pin__>8</pin__>
		<lab>1</lab>
		<output_register>no</output_register>
		<slow_slew_rate>no</slow_slew_rate>
		<open_drain>no</open_drain>
		<tri_primitive>no</tri_primitive>
		<i_o_standard>TTL</i_o_standard>
		<location_assigned_by>Fitter</location_assigned_by>
		<load>Unspecified</load>
	</row>
</output_pins>
</talkback>

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产日韩欧美精品综合| 欧美日韩成人综合天天影院| 日韩免费在线观看| 毛片不卡一区二区| 精品伦理精品一区| 国产一区二区美女诱惑| 国产亚洲综合在线| 成人av电影在线观看| 自拍av一区二区三区| 93久久精品日日躁夜夜躁欧美| 国产精品乱码久久久久久| 狠狠色丁香婷综合久久| 国产日产欧美一区二区三区 | 色婷婷综合久久久久中文一区二区| 久久久精品国产免大香伊| 成人污污视频在线观看| 中文字幕在线一区二区三区| 在线国产亚洲欧美| 老色鬼精品视频在线观看播放| 久久嫩草精品久久久精品一| 成人国产精品免费观看| 亚洲精品大片www| 日韩一区二区在线看片| 国产精品自拍三区| 亚洲图片自拍偷拍| 欧美精品一区二区三区在线 | 欧美巨大另类极品videosbest | 国产精品国产三级国产aⅴ中文| 一本色道久久加勒比精品 | 欧美一区二区三区免费视频 | 一二三区精品视频| 精品卡一卡二卡三卡四在线| 99久久婷婷国产精品综合| 天天做天天摸天天爽国产一区| 国产色婷婷亚洲99精品小说| 日本道色综合久久| 国产传媒日韩欧美成人| 婷婷一区二区三区| 国产精品国产自产拍在线| 欧美日韩日日夜夜| av电影一区二区| 午夜精品久久久久久久久久久| 国产日产欧美一区| 欧美日本在线播放| 国产一区二区三区视频在线播放| 亚洲人成小说网站色在线| 日韩一区二区三区在线视频| 91麻豆视频网站| 久久电影网电视剧免费观看| 亚洲视频一区二区免费在线观看| 日韩精品专区在线影院观看| 色综合久久综合中文综合网| 精一区二区三区| 亚洲国产一区二区三区| 国产欧美日韩综合| 精品sm在线观看| 69堂国产成人免费视频| 99久久免费国产| 国产激情一区二区三区| 免费观看日韩av| 亚洲高清免费视频| 亚洲女人****多毛耸耸8| 精品国一区二区三区| 欧美日韩视频不卡| 在线精品亚洲一区二区不卡| proumb性欧美在线观看| 久久精品国产第一区二区三区| 成人免费小视频| 国产日本欧洲亚洲| 久久久久久久久久电影| 精品日韩在线观看| 日韩一区二区三区视频在线| 欧美日韩高清一区| 欧美日韩一区国产| 欧美人动与zoxxxx乱| 色综合中文综合网| 久久久久久亚洲综合影院红桃| 日韩天堂在线观看| 日韩一二三区不卡| 日韩色在线观看| 日韩亚洲欧美综合| 日韩三级电影网址| 欧美成人r级一区二区三区| 3d成人动漫网站| 日韩午夜激情av| 久久综合九色综合97_久久久| 精品国产成人系列| 久久精品无码一区二区三区| 精品99一区二区| 久久精品日产第一区二区三区高清版| 久久婷婷成人综合色| 国产日本亚洲高清| 亚洲精品欧美综合四区| 亚洲风情在线资源站| 午夜精品福利一区二区三区av| 性久久久久久久久久久久| 天天av天天翘天天综合网色鬼国产 | 色综合天天天天做夜夜夜夜做| www.欧美日韩| 欧美在线你懂的| 91精品国产色综合久久久蜜香臀| 欧美xxxxxxxx| 亚洲国产电影在线观看| 亚洲免费av高清| 三级影片在线观看欧美日韩一区二区 | 日日夜夜精品视频天天综合网| 免费视频最近日韩| 国产高清精品网站| 色综合天天综合色综合av | 日韩电影一区二区三区四区| 国产在线乱码一区二区三区| www.亚洲色图.com| 欧美二区三区91| 久久噜噜亚洲综合| 亚洲欧美日韩国产另类专区| 午夜视频一区二区| 国产激情一区二区三区四区| 色猫猫国产区一区二在线视频| 在线成人av影院| 久久久三级国产网站| 中文字幕一区二区三区精华液 | www激情久久| 成人免费一区二区三区视频| 亚洲国产综合91精品麻豆| 视频一区中文字幕国产| www.日韩精品| 日韩午夜激情免费电影| 最新欧美精品一区二区三区| 蜜臀久久久久久久| 9人人澡人人爽人人精品| 日韩欧美一区电影| 亚洲精品视频免费观看| 国产精品456| 欧美精品粉嫩高潮一区二区| 中文一区在线播放| 精品一区免费av| 在线观看一区日韩| 国产精品免费看片| 国内欧美视频一区二区| 在线成人小视频| 亚洲欧美一区二区三区极速播放 | 日韩av电影天堂| 色综合天天综合网国产成人综合天| 日韩女优毛片在线| 五月激情综合网| 一本久道中文字幕精品亚洲嫩| 久久久久九九视频| 精品一区二区影视| 欧美二区乱c少妇| 亚洲五月六月丁香激情| 色综合婷婷久久| 国产日韩欧美激情| 韩国欧美国产1区| 欧美美女网站色| 亚洲影院理伦片| 夫妻av一区二区| 欧美精品一区二区不卡| 日韩激情视频在线观看| 91精品福利视频| 亚洲精品欧美综合四区| 成人激情综合网站| 久久久久久97三级| 国产成人在线看| 国产三级欧美三级| 国产美女精品一区二区三区| 日韩一二三四区| 久久精品国产999大香线蕉| 欧美一区日韩一区| 六月婷婷色综合| 日韩久久久精品| 精品伊人久久久久7777人| 精品少妇一区二区三区视频免付费| 蜜桃在线一区二区三区| 69堂国产成人免费视频| 蜜臀久久久99精品久久久久久| 欧美精品丝袜久久久中文字幕| 亚洲欧美日韩国产成人精品影院| 一本色道久久综合亚洲aⅴ蜜桃| 国产精品福利一区| 99久久久国产精品| 亚洲色图在线看| 欧美日韩五月天| 日本亚洲视频在线| 欧美一区二区三区视频在线| 伦理电影国产精品| 国产日韩在线不卡| 91婷婷韩国欧美一区二区| 一区二区三区色| 日韩欧美亚洲国产精品字幕久久久 | 六月丁香综合在线视频| 国产亚洲女人久久久久毛片| 成人性色生活片免费看爆迷你毛片| 国产精品免费视频观看| 91久久人澡人人添人人爽欧美| 亚洲国产欧美日韩另类综合| 欧美一区二区视频观看视频| 久草热8精品视频在线观看| 久久久久久久综合色一本| www.爱久久.com| 亚洲不卡在线观看|