亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jpxz.rpt

?? vhdl32路彩燈設計 maxplus平臺 比較齊全
?? RPT
字號:
Project Information                                           c:\work\jpxz.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 04/26/2009 20:23:58

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


JPXZ


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

jpxz      EPM3032ALC44-4   2        1        0      2       0           6  %

User Pins:                 2        1        0  



Project Information                                           c:\work\jpxz.rpt

** PROJECT COMPILATION MESSAGES **

Warning: GLOBAL primitive on node 'clk' feeds logic -- non-global signal usage may result


Project Information                                           c:\work\jpxz.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'clk' chosen for auto global Clock


Device-Specific Information:                                  c:\work\jpxz.rpt
jpxz

***** Logic for device 'jpxz' compiled without errors.




Device: EPM3032ALC44-4

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffffffff
    MultiVolt I/O                              = OFF

              R  R                          R  
              E  E                          E  
              S  S     V                    S  
              E  E     C                    E  
              R  R     C                    R  
              V  V     I  G  G  G  c  G     V  
              E  E  p  N  N  N  N  l  N  p  E  
              D  D  c  T  D  D  D  k  D  p  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | RESERVED 
RESERVED |  8                                38 | #TDO 
RESERVED |  9                                37 | RESERVED 
     GND | 10                                36 | GND 
RESERVED | 11                                35 | VCCIO 
RESERVED | 12         EPM3032ALC44-4         34 | RESERVED 
    #TMS | 13                                33 | RESERVED 
RESERVED | 14                                32 | #TCK 
   VCCIO | 15                                31 | RESERVED 
RESERVED | 16                                30 | GND 
     GND | 17                                29 | RESERVED 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  R  R  R  R  R  
              E  E  E  E  N  C  E  E  E  E  E  
              S  S  S  S  D  C  S  S  S  S  S  
              E  E  E  E     I  E  E  E  E  E  
              R  R  R  R     N  R  R  R  R  R  
              V  V  V  V     T  V  V  V  V  V  
              E  E  E  E        E  E  E  E  E  
              D  D  D  D        D  D  D  D  D  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (3.3 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                  c:\work\jpxz.rpt
jpxz

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)   3/15( 20%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32     2/16( 12%)   3/15( 20%)   0/16(  0%)   3/36(  8%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                             6/30     ( 20%)
Total logic cells used:                          2/32     (  6%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                    2/32     (  6%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.50
Total fan-in:                                     5

Total input pins required:                       2
Total output pins required:                      1
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                      2
Total flipflops required:                        1
Total product terms required:                    3
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                                  c:\work\jpxz.rpt
jpxz

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    1    0  clk
   4    (1)  (A)      INPUT               0      0   0    0    0    1    0  pc


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                  c:\work\jpxz.rpt
jpxz

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  41     17    B     OUTPUT      t        0      0   0    2    1    0    0  pp


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                  c:\work\jpxz.rpt
jpxz

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (40)    18    B       TFFE   +  t        0      0   0    0    0    1    0  ppl (:4)


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                                  c:\work\jpxz.rpt
jpxz

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

             Logic cells placed in LAB 'B'
        +--- LC17 pp
        | +- LC18 ppl
        | | 
        | |   Other LABs fed by signals
        | |   that feed LAB 'B'
LC      | | | A B |     Logic cells that feed LAB 'B':
LC18 -> * * | - * | <-- ppl

Pin
43   -> * - | - * | <-- clk
4    -> * - | - * | <-- pc


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                                  c:\work\jpxz.rpt
jpxz

** EQUATIONS **

clk      : INPUT;
pc       : INPUT;

-- Node name is 'pp' 
-- Equation name is 'pp', location is LC017, type is output.
 pp      = LCELL( _EQ001 $  GND);
  _EQ001 =  clk &  pc
         # !pc &  ppl;

-- Node name is ':4' = 'ppl' 
-- Equation name is 'ppl', location is LC018, type is buried.
ppl      = TFFE( VCC, GLOBAL( clk),  VCC,  VCC,  VCC);



--     Shareable expanders that are duplicated in multiple LABs:
--     (none)




Project Information                                           c:\work\jpxz.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Standard

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'MAX3000A' family

      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      PARALLEL_EXPANDERS                  = off
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SOFT_BUFFER_INSERTION               = on
      SUBFACTOR_EXTRACTION                = on
      TURBO_BIT                           = on
      XOR_SYNTHESIS                       = on
      IGNORE_SOFT_BUFFERS                 = off
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      One-Hot State Machine Encoding      = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:00
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:00


Memory Allocated
-----------------

Peak memory allocated during compilation  = 3,280K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本aⅴ亚洲精品中文乱码| 日本一区二区在线不卡| 一区二区视频免费在线观看| gogo大胆日本视频一区| 日韩一区日韩二区| 日本韩国欧美在线| 亚洲国产精品一区二区久久恐怖片| 一区2区3区在线看| 欧美日韩一区三区四区| 成人国产亚洲欧美成人综合网| 国产精品乱码一区二三区小蝌蚪| 99久久精品免费精品国产| 亚洲一区在线观看视频| 日韩一二三区不卡| 成人爽a毛片一区二区免费| 亚洲欧美日韩成人高清在线一区| 欧美写真视频网站| 免费久久99精品国产| 久久精品视频免费| av在线不卡免费看| 亚洲一级不卡视频| www.亚洲人| 欧美日韩欧美一区二区| 在线观看日韩毛片| 日本最新不卡在线| 久久久精品人体av艺术| 色8久久人人97超碰香蕉987| 日韩国产精品久久久久久亚洲| 91精品国产色综合久久| 国产69精品一区二区亚洲孕妇| 国产精品国产三级国产三级人妇 | 国产麻豆9l精品三级站| 国产精品久久午夜夜伦鲁鲁| 国产在线视频一区二区| 一区在线中文字幕| 欧美一区二区免费视频| 国产精品一区专区| 亚洲一二三四区| 日韩一级精品视频在线观看| 国产成人免费在线| 日韩二区在线观看| 亚洲三级视频在线观看| 中文字幕一区二区三区在线播放 | 日韩一级高清毛片| 91女人视频在线观看| 久久国产精品第一页| 亚洲午夜一区二区三区| 国产欧美日韩一区二区三区在线观看| 欧美日韩免费在线视频| 不卡的av电影在线观看| 免费一级片91| 亚洲一区二区三区免费视频| 国产精品不卡在线| 久久久99免费| 欧美变态口味重另类| 在线成人午夜影院| 色欧美片视频在线观看| 成人黄色av电影| 国产激情视频一区二区三区欧美| 日本不卡不码高清免费观看| 亚洲免费在线看| 中文字幕佐山爱一区二区免费| 国产亚洲精久久久久久| 国产精品正在播放| 亚洲日本电影在线| 免费观看一级欧美片| 一区二区三区免费网站| 久久久久久夜精品精品免费| 欧美一区二区三区小说| 欧美日韩一二区| 欧美色图免费看| 在线观看日韩精品| 91久久一区二区| a在线播放不卡| 国产成a人亚洲精品| 精品一区二区三区免费播放| 久久精品99国产精品| 麻豆视频观看网址久久| 久久成人免费网| 激情五月婷婷综合网| 玖玖九九国产精品| 激情综合网av| 国产高清在线观看免费不卡| 国产在线播精品第三| 粉嫩av一区二区三区在线播放| 韩国av一区二区三区四区| 国产麻豆日韩欧美久久| 亚洲免费在线播放| 国产传媒久久文化传媒| 国产九色精品成人porny | 亚洲综合精品自拍| 一区二区成人在线观看| 日韩激情一区二区| 麻豆国产精品官网| 国产成人免费视频一区| 99热这里都是精品| 欧美亚洲综合一区| 香蕉久久夜色精品国产使用方法 | 久久精品免费观看| 国产剧情一区二区| 日本丰满少妇一区二区三区| 欧美一区二区在线免费观看| 久久综合一区二区| 国产精品久久久久久久久动漫| 一区二区三区中文字幕精品精品 | 国产一区二区三区电影在线观看| 国产调教视频一区| 亚洲桃色在线一区| 日韩不卡手机在线v区| 国产精品香蕉一区二区三区| 一本大道久久a久久综合婷婷| 欧美亚洲一区二区三区四区| 久久综合久色欧美综合狠狠| 综合欧美一区二区三区| 视频一区欧美日韩| 成人91在线观看| 天堂成人国产精品一区| 国产一区二区三区免费观看| 色老综合老女人久久久| 日韩精品专区在线影院观看| 中文字幕亚洲一区二区va在线| 亚洲图片有声小说| 成人综合婷婷国产精品久久| 欧美男男青年gay1069videost| 久久天堂av综合合色蜜桃网| 一区二区三区91| 国产成人免费在线视频| 91精品国产色综合久久不卡蜜臀| 国产精品视频第一区| 欧美一区二区日韩一区二区| 国产精品久久久久久久久免费相片 | 国产麻豆91精品| 欧美日本视频在线| 亚洲欧洲另类国产综合| 美女视频第一区二区三区免费观看网站| 成人一级片网址| 欧美一区二区三区免费在线看| 粉嫩av一区二区三区| 日韩一区二区影院| 亚洲另类在线一区| 国产精品一品视频| 日韩一区二区三区视频在线观看| 亚洲丝袜美腿综合| 国产精品亚洲专一区二区三区| 91精品麻豆日日躁夜夜躁| 亚洲欧洲日韩在线| 国产在线不卡一卡二卡三卡四卡| 欧美日韩精品免费| 亚洲午夜视频在线| 91丨九色丨尤物| 国产日韩高清在线| 国内精品嫩模私拍在线| 日韩一区二区中文字幕| 亚洲第一福利一区| 欧美日韩亚洲综合在线| 亚洲自拍与偷拍| 日本精品免费观看高清观看| 国产精品久久久久精k8| 丁香亚洲综合激情啪啪综合| 欧美成人精品3d动漫h| 久久精品72免费观看| 欧美日本一区二区三区四区 | 欧美日韩精品二区第二页| 国产美女视频91| 亚洲已满18点击进入久久| 中文字幕欧美国产| 成人精品国产福利| 亚洲女爱视频在线| 国产91富婆露脸刺激对白| 久久久蜜桃精品| 国产福利91精品| 中文av一区二区| 91视频www| 一卡二卡欧美日韩| 欧美日韩成人综合| 免费在线看一区| 久久综合九色综合97婷婷女人| 久久成人精品无人区| 国产农村妇女毛片精品久久麻豆 | 首页国产欧美日韩丝袜| 欧美二区三区的天堂| 日本亚洲天堂网| 久久这里只精品最新地址| 高清免费成人av| 亚洲乱码中文字幕| 欧美日韩一二区| 激情成人午夜视频| 国产精品私人自拍| 欧美在线观看视频一区二区三区| 亚洲一区二区3| 欧美一区二区大片| 国产精品一区二区三区四区| 国产精品九色蝌蚪自拍| 欧美日韩三级一区二区| 韩国理伦片一区二区三区在线播放| 中文字幕精品综合| 欧美在线视频不卡| 国内精品嫩模私拍在线| 亚洲伦理在线精品| 精品国产91亚洲一区二区三区婷婷|