亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_frequency.qmsg

?? 該程序是基于FPGA的硬件描述語言
?? QMSG
?? 第 1 頁 / 共 4 頁
字號:
{ "Info" "IASM_ASM_GENERATING_PROGRAMMING_FILES" "" "Info: Assembler is generating device programming files" {  } {  } 0 0 "Assembler is generating device programming files" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Assembler 0 s 0 s Quartus II " "Info: Quartus II Assembler was successful. 0 errors, 0 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "130 " "Info: Allocated 130 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Thu May 14 20:47:04 2009 " "Info: Processing ended: Thu May 14 20:47:04 2009" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:05 " "Info: Elapsed time: 00:00:05" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" {  } {  } 3 0 "*******************************************************************" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Classic Timing Analyzer Quartus II " "Info: Running Quartus II Classic Timing Analyzer" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 7.1 Build 156 04/30/2007 SJ Full Version " "Info: Version 7.1 Build 156 04/30/2007 SJ Full Version" {  } {  } 0 0 "%1!s!" 0 0 "" 0} { "Info" "IQEXE_START_BANNER_TIME" "Thu May 14 20:47:05 2009 " "Info: Processing started: Thu May 14 20:47:05 2009" {  } {  } 0 0 "Processing started: %1!s!" 0 0 "" 0}  } {  } 4 0 "Running %2!s! %1!s!" 0 0 "" 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_tan --read_settings_files=off --write_settings_files=off frequency -c frequency --timing_analysis_only " "Info: Command: quartus_tan --read_settings_files=off --write_settings_files=off frequency -c frequency --timing_analysis_only" {  } {  } 0 0 "Command: %1!s!" 0 0 "" 0}
{ "Warning" "WTAN_NO_CLOCKS" "" "Warning: Found pins functioning as undefined clocks and/or memory enables" { { "Info" "ITAN_NODE_MAP_TO_CLK" "clk " "Info: Assuming node \"clk\" is an undefined clock" {  } { { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 6 -1 0 } } { "d:/eda/quartus_ii_7.1/quartus/bin/Assignment Editor.qase" "" { Assignment "d:/eda/quartus_ii_7.1/quartus/bin/Assignment Editor.qase" 1 { { 0 "clk" } } } }  } 0 0 "Assuming node \"%1!s!\" is an undefined clock" 0 0 "" 0}  } {  } 0 0 "Found pins functioning as undefined clocks and/or memory enables" 0 0 "" 0}
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "1 " "Warning: Found 1 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "f " "Info: Detected ripple clock \"f\" as buffer" {  } { { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 13 -1 0 } } { "d:/eda/quartus_ii_7.1/quartus/bin/Assignment Editor.qase" "" { Assignment "d:/eda/quartus_ii_7.1/quartus/bin/Assignment Editor.qase" 1 { { 0 "f" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0 "" 0}  } {  } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0 "" 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clk register \\flag1:Q\[7\] register \\flag1:Q\[8\] 195.73 MHz 5.109 ns Internal " "Info: Clock \"clk\" has Internal fmax of 195.73 MHz between source register \"\\flag1:Q\[7\]\" and destination register \"\\flag1:Q\[8\]\" (period= 5.109 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.848 ns + Longest register register " "Info: + Longest register to register delay is 4.848 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns \\flag1:Q\[7\] 1 REG LC_X2_Y17_N7 4 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X2_Y17_N7; Fanout = 4; REG Node = '\\flag1:Q\[7\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { \flag1:Q[7] } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.254 ns) + CELL(0.590 ns) 1.844 ns Equal0~83 2 COMB LC_X2_Y18_N2 2 " "Info: 2: + IC(1.254 ns) + CELL(0.590 ns) = 1.844 ns; Loc. = LC_X2_Y18_N2; Fanout = 2; COMB Node = 'Equal0~83'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.844 ns" { \flag1:Q[7] Equal0~83 } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/libraries/vhdl/synopsys/syn_arit.vhd" "" { Text "d:/eda/quartus_ii_7.1/quartus/libraries/vhdl/synopsys/syn_arit.vhd" 1837 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.198 ns) + CELL(0.114 ns) 3.156 ns Equal0~84 3 COMB LC_X2_Y17_N9 9 " "Info: 3: + IC(1.198 ns) + CELL(0.114 ns) = 3.156 ns; Loc. = LC_X2_Y17_N9; Fanout = 9; COMB Node = 'Equal0~84'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.312 ns" { Equal0~83 Equal0~84 } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/libraries/vhdl/synopsys/syn_arit.vhd" "" { Text "d:/eda/quartus_ii_7.1/quartus/libraries/vhdl/synopsys/syn_arit.vhd" 1837 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.467 ns) + CELL(1.225 ns) 4.848 ns \\flag1:Q\[8\] 4 REG LC_X2_Y17_N8 3 " "Info: 4: + IC(0.467 ns) + CELL(1.225 ns) = 4.848 ns; Loc. = LC_X2_Y17_N8; Fanout = 3; REG Node = '\\flag1:Q\[8\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.692 ns" { Equal0~84 \flag1:Q[8] } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.929 ns ( 39.79 % ) " "Info: Total cell delay = 1.929 ns ( 39.79 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.919 ns ( 60.21 % ) " "Info: Total interconnect delay = 2.919 ns ( 60.21 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "4.848 ns" { \flag1:Q[7] Equal0~83 Equal0~84 \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "4.848 ns" { \flag1:Q[7] Equal0~83 Equal0~84 \flag1:Q[8] } { 0.000ns 1.254ns 1.198ns 0.467ns } { 0.000ns 0.590ns 0.114ns 1.225ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.954 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 2.954 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_153 10 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 10; CLK Node = 'clk'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.774 ns) + CELL(0.711 ns) 2.954 ns \\flag1:Q\[8\] 2 REG LC_X2_Y17_N8 3 " "Info: 2: + IC(0.774 ns) + CELL(0.711 ns) = 2.954 ns; Loc. = LC_X2_Y17_N8; Fanout = 3; REG Node = '\\flag1:Q\[8\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.485 ns" { clk \flag1:Q[8] } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 73.80 % ) " "Info: Total cell delay = 2.180 ns ( 73.80 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.774 ns ( 26.20 % ) " "Info: Total interconnect delay = 0.774 ns ( 26.20 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[8] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.954 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 2.954 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_153 10 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 10; CLK Node = 'clk'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.774 ns) + CELL(0.711 ns) 2.954 ns \\flag1:Q\[7\] 2 REG LC_X2_Y17_N7 4 " "Info: 2: + IC(0.774 ns) + CELL(0.711 ns) = 2.954 ns; Loc. = LC_X2_Y17_N7; Fanout = 4; REG Node = '\\flag1:Q\[7\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.485 ns" { clk \flag1:Q[7] } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 73.80 % ) " "Info: Total cell delay = 2.180 ns ( 73.80 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.774 ns ( 26.20 % ) " "Info: Total interconnect delay = 0.774 ns ( 26.20 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[7] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[7] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[8] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } } { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[7] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[7] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" {  } {  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.037 ns + " "Info: + Micro setup delay of destination is 0.037 ns" {  } {  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "4.848 ns" { \flag1:Q[7] Equal0~83 Equal0~84 \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "4.848 ns" { \flag1:Q[7] Equal0~83 Equal0~84 \flag1:Q[8] } { 0.000ns 1.254ns 1.198ns 0.467ns } { 0.000ns 0.590ns 0.114ns 1.225ns } "" } } { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[8] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } } { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[7] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[7] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0}
{ "Info" "ITDB_TSU_RESULT" "\\flag1:Q\[8\] ain\[8\] clk 4.782 ns register " "Info: tsu for register \"\\flag1:Q\[8\]\" (data pin = \"ain\[8\]\", clock pin = \"clk\") is 4.782 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.699 ns + Longest pin register " "Info: + Longest pin to register delay is 7.699 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns ain\[8\] 1 PIN PIN_39 1 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_39; Fanout = 1; PIN Node = 'ain\[8\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { ain[8] } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 7 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(6.115 ns) + CELL(0.115 ns) 7.699 ns \\flag1:Q\[8\] 2 REG LC_X2_Y17_N8 3 " "Info: 2: + IC(6.115 ns) + CELL(0.115 ns) = 7.699 ns; Loc. = LC_X2_Y17_N8; Fanout = 3; REG Node = '\\flag1:Q\[8\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "6.230 ns" { ain[8] \flag1:Q[8] } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.584 ns ( 20.57 % ) " "Info: Total cell delay = 1.584 ns ( 20.57 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.115 ns ( 79.43 % ) " "Info: Total interconnect delay = 6.115 ns ( 79.43 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "7.699 ns" { ain[8] \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "7.699 ns" { ain[8] ain[8]~out0 \flag1:Q[8] } { 0.000ns 0.000ns 6.115ns } { 0.000ns 1.469ns 0.115ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TSU_DELAY" "0.037 ns + " "Info: + Micro setup delay of destination is 0.037 ns" {  } {  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.954 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to destination register is 2.954 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_153 10 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 10; CLK Node = 'clk'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.774 ns) + CELL(0.711 ns) 2.954 ns \\flag1:Q\[8\] 2 REG LC_X2_Y17_N8 3 " "Info: 2: + IC(0.774 ns) + CELL(0.711 ns) = 2.954 ns; Loc. = LC_X2_Y17_N8; Fanout = 3; REG Node = '\\flag1:Q\[8\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.485 ns" { clk \flag1:Q[8] } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 73.80 % ) " "Info: Total cell delay = 2.180 ns ( 73.80 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.774 ns ( 26.20 % ) " "Info: Total interconnect delay = 0.774 ns ( 26.20 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[8] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "7.699 ns" { ain[8] \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "7.699 ns" { ain[8] ain[8]~out0 \flag1:Q[8] } { 0.000ns 0.000ns 6.115ns } { 0.000ns 1.469ns 0.115ns } "" } } { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[8] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[8] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "clk q \\flag2:t 8.601 ns register " "Info: tco from clock \"clk\" to destination pin \"q\" through register \"\\flag2:t\" is 8.601 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 4.664 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 4.664 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_153 10 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 10; CLK Node = 'clk'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.774 ns) + CELL(0.935 ns) 3.178 ns f 2 REG LC_X2_Y17_N9 1 " "Info: 2: + IC(0.774 ns) + CELL(0.935 ns) = 3.178 ns; Loc. = LC_X2_Y17_N9; Fanout = 1; REG Node = 'f'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.709 ns" { clk f } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 13 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.775 ns) + CELL(0.711 ns) 4.664 ns \\flag2:t 3 REG LC_X1_Y17_N2 2 " "Info: 3: + IC(0.775 ns) + CELL(0.711 ns) = 4.664 ns; Loc. = LC_X1_Y17_N2; Fanout = 2; REG Node = '\\flag2:t'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.486 ns" { f \flag2:t } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.115 ns ( 66.79 % ) " "Info: Total cell delay = 3.115 ns ( 66.79 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.549 ns ( 33.21 % ) " "Info: Total interconnect delay = 1.549 ns ( 33.21 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "4.664 ns" { clk f \flag2:t } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "4.664 ns" { clk clk~out0 f \flag2:t } { 0.000ns 0.000ns 0.774ns 0.775ns } { 0.000ns 1.469ns 0.935ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.224 ns + " "Info: + Micro clock to output delay of source is 0.224 ns" {  } {  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "3.713 ns + Longest register pin " "Info: + Longest register to pin delay is 3.713 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns \\flag2:t 1 REG LC_X1_Y17_N2 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X1_Y17_N2; Fanout = 2; REG Node = '\\flag2:t'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { \flag2:t } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(1.589 ns) + CELL(2.124 ns) 3.713 ns q 2 PIN PIN_8 0 " "Info: 2: + IC(1.589 ns) + CELL(2.124 ns) = 3.713 ns; Loc. = PIN_8; Fanout = 0; PIN Node = 'q'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.713 ns" { \flag2:t q } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 17 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.124 ns ( 57.20 % ) " "Info: Total cell delay = 2.124 ns ( 57.20 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.589 ns ( 42.80 % ) " "Info: Total interconnect delay = 1.589 ns ( 42.80 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.713 ns" { \flag2:t q } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "3.713 ns" { \flag2:t q } { 0.000ns 1.589ns } { 0.000ns 2.124ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "4.664 ns" { clk f \flag2:t } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "4.664 ns" { clk clk~out0 f \flag2:t } { 0.000ns 0.000ns 0.774ns 0.775ns } { 0.000ns 1.469ns 0.935ns 0.711ns } "" } } { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "3.713 ns" { \flag2:t q } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "3.713 ns" { \flag2:t q } { 0.000ns 1.589ns } { 0.000ns 2.124ns } "" } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0 "" 0}
{ "Info" "ITDB_TH_RESULT" "\\flag1:Q\[6\] ain\[6\] clk -3.597 ns register " "Info: th for register \"\\flag1:Q\[6\]\" (data pin = \"ain\[6\]\", clock pin = \"clk\") is -3.597 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.954 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to destination register is 2.954 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns clk 1 CLK PIN_153 10 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_153; Fanout = 10; CLK Node = 'clk'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 6 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(0.774 ns) + CELL(0.711 ns) 2.954 ns \\flag1:Q\[6\] 2 REG LC_X2_Y17_N6 4 " "Info: 2: + IC(0.774 ns) + CELL(0.711 ns) = 2.954 ns; Loc. = LC_X2_Y17_N6; Fanout = 4; REG Node = '\\flag1:Q\[6\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "1.485 ns" { clk \flag1:Q[6] } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.180 ns ( 73.80 % ) " "Info: Total cell delay = 2.180 ns ( 73.80 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.774 ns ( 26.20 % ) " "Info: Total interconnect delay = 0.774 ns ( 26.20 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[6] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[6] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0} { "Info" "ITDB_FULL_TH_DELAY" "0.015 ns + " "Info: + Micro hold delay of destination is 0.015 ns" {  } {  } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.566 ns - Shortest pin register " "Info: - Shortest pin to register delay is 6.566 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.469 ns) 1.469 ns ain\[6\] 1 PIN PIN_12 1 " "Info: 1: + IC(0.000 ns) + CELL(1.469 ns) = 1.469 ns; Loc. = PIN_12; Fanout = 1; PIN Node = 'ain\[6\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "" { ain[6] } "NODE_NAME" } } { "frequency.vhd" "" { Text "F:/EDA/frequency/frequency.vhd" 7 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_NODE_DELAY" "IC(4.982 ns) + CELL(0.115 ns) 6.566 ns \\flag1:Q\[6\] 2 REG LC_X2_Y17_N6 4 " "Info: 2: + IC(4.982 ns) + CELL(0.115 ns) = 6.566 ns; Loc. = LC_X2_Y17_N6; Fanout = 4; REG Node = '\\flag1:Q\[6\]'" {  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "5.097 ns" { ain[6] \flag1:Q[6] } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.584 ns ( 24.12 % ) " "Info: Total cell delay = 1.584 ns ( 24.12 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0} { "Info" "ITDB_TOTAL_IC_DELAY" "4.982 ns ( 75.88 % ) " "Info: Total interconnect delay = 4.982 ns ( 75.88 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "6.566 ns" { ain[6] \flag1:Q[6] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "6.566 ns" { ain[6] ain[6]~out0 \flag1:Q[6] } { 0.000ns 0.000ns 4.982ns } { 0.000ns 1.469ns 0.115ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0}  } { { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "2.954 ns" { clk \flag1:Q[6] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "2.954 ns" { clk clk~out0 \flag1:Q[6] } { 0.000ns 0.000ns 0.774ns } { 0.000ns 1.469ns 0.711ns } "" } } { "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "d:/eda/quartus_ii_7.1/quartus/bin/TimingClosureFloorplan.fld" "" "6.566 ns" { ain[6] \flag1:Q[6] } "NODE_NAME" } } { "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/eda/quartus_ii_7.1/quartus/bin/Technology_Viewer.qrui" "6.566 ns" { ain[6] ain[6]~out0 \flag1:Q[6] } { 0.000ns 0.000ns 4.982ns } { 0.000ns 1.469ns 0.115ns } "" } }  } 0 0 "th for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Classic Timing Analyzer 0 s 2 s Quartus II " "Info: Quartus II Classic Timing Analyzer was successful. 0 errors, 2 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "106 " "Info: Allocated 106 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Thu May 14 20:47:06 2009 " "Info: Processing ended: Thu May 14 20:47:06 2009" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}
{ "Info" "IFLOW_ERROR_COUNT" "Full Compilation 0 s 3 s " "Info: Quartus II Full Compilation was successful. 0 errors, 3 warnings" {  } {  } 0 0 "Quartus II %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
韩国中文字幕2020精品| 99视频在线精品| 91视频.com| 日韩精品一区二区三区在线播放| 中文字幕一区二区视频| 日本中文字幕一区二区有限公司| 不卡的av中国片| 精品日韩欧美在线| 亚洲r级在线视频| 97精品超碰一区二区三区| 久久伊人蜜桃av一区二区| 亚洲一区中文在线| 97精品久久久午夜一区二区三区| wwwwww.欧美系列| 蜜臀av一区二区三区| 欧美中文字幕一二三区视频| 国产精品三级av| 国产精品亚洲专一区二区三区 | 不卡大黄网站免费看| 日韩视频免费观看高清完整版| 亚洲尤物视频在线| 91黄视频在线| 一区二区三区欧美视频| 91亚洲男人天堂| 亚洲精品五月天| 91久久免费观看| 亚洲一区二区三区国产| 色先锋aa成人| 亚洲国产一区二区在线播放| 色系网站成人免费| 亚洲午夜免费电影| 欧美性色aⅴ视频一区日韩精品| 亚洲品质自拍视频| 91传媒视频在线播放| 亚洲精品网站在线观看| 欧美伊人久久久久久久久影院| 樱花草国产18久久久久| 精品视频1区2区| 美日韩一区二区| 国产色产综合色产在线视频| 国产成人亚洲综合a∨婷婷 | av不卡一区二区三区| 国产精品国产三级国产aⅴ中文| 99久久99久久精品免费看蜜桃| 中文字幕日韩一区| 欧美三级三级三级爽爽爽| 日韩精品福利网| 久久久久久久久久久久久久久99| 国产v综合v亚洲欧| 一区二区三区免费| 4438成人网| 国产成人在线色| 亚洲午夜视频在线观看| 欧美一级二级三级蜜桃| 国产一区激情在线| 亚洲欧美另类图片小说| 欧美撒尿777hd撒尿| 美国十次了思思久久精品导航| 久久这里只有精品首页| 99视频热这里只有精品免费| 亚洲午夜久久久久久久久电影院| 欧美一区二区福利在线| 成人午夜av影视| 亚洲成人一区二区在线观看| 久久综合久色欧美综合狠狠| 99这里只有久久精品视频| 日日噜噜夜夜狠狠视频欧美人| 久久影音资源网| 精品视频在线免费| 国产精品一二三四五| 亚洲成人午夜电影| 亚洲国产精品精华液2区45| 欧美专区亚洲专区| 丰满岳乱妇一区二区三区| 手机精品视频在线观看| 国产精品美女久久久久aⅴ国产馆 国产精品美女久久久久av爽李琼 国产精品美女久久久久高潮 | 亚洲乱码国产乱码精品精可以看| 69堂国产成人免费视频| 91捆绑美女网站| 国产一区二区三区日韩| 午夜精品一区二区三区免费视频| 中日韩免费视频中文字幕| 日韩精品一区二区三区视频| 精品国产一区二区三区久久久蜜月 | 在线免费亚洲电影| 国产成人亚洲综合a∨猫咪| 免费精品99久久国产综合精品| 亚洲男帅同性gay1069| 久久久久久久久久久电影| 欧美一区二区三区免费| 欧美自拍偷拍午夜视频| av一二三不卡影片| 国产69精品久久久久777| 久久成人免费电影| 日韩二区在线观看| 午夜国产精品一区| 亚洲一区视频在线| 夜夜嗨av一区二区三区| 亚洲美女在线国产| 成人欧美一区二区三区1314| 国产精品午夜春色av| 久久久久久影视| 久久网站热最新地址| 最新成人av在线| 国产女同互慰高潮91漫画| 久久久夜色精品亚洲| 久久久777精品电影网影网| 精品sm在线观看| 久久久久97国产精华液好用吗| 精品国产凹凸成av人导航| 欧美成人一区二区| 欧美精品一区在线观看| 久久久亚洲高清| 欧美—级在线免费片| 国产精品入口麻豆原神| 中文字幕中文乱码欧美一区二区 | 高清av一区二区| 成人免费毛片片v| 成人国产精品免费网站| 91香蕉视频黄| 欧美日韩精品欧美日韩精品一| 欧美日韩一区成人| 在线综合视频播放| 久久一区二区三区国产精品| 精品成人一区二区三区四区| 国产欧美综合在线观看第十页 | 久久久噜噜噜久久人人看 | 日本不卡123| 精品午夜一区二区三区在线观看 | 风间由美中文字幕在线看视频国产欧美| 精品中文av资源站在线观看| 国产精品一区二区三区乱码| av电影一区二区| 欧美日本不卡视频| 精品国产污污免费网站入口| 久久精品一区二区三区av| 日韩理论片网站| 男人的天堂久久精品| 国产成人在线免费| 日本韩国精品一区二区在线观看| 欧美人与禽zozo性伦| 久久久久99精品国产片| 亚洲乱码国产乱码精品精小说| 日韩精品久久理论片| 色伊人久久综合中文字幕| 欧美一级在线免费| 国产精品无码永久免费888| 亚洲一级在线观看| 激情五月播播久久久精品| 91美女片黄在线观看| 日韩精品在线网站| 亚洲免费伊人电影| 国产一区在线观看视频| 欧美视频自拍偷拍| 国产欧美精品在线观看| 天天影视网天天综合色在线播放| 国产老肥熟一区二区三区| 欧美日韩亚洲国产综合| 国产三级精品在线| 男女男精品视频| 色综合色综合色综合色综合色综合 | 日本一不卡视频| jlzzjlzz欧美大全| 精品国产乱码久久久久久久| 亚洲精品国产一区二区精华液 | 国产精品亲子乱子伦xxxx裸| 奇米色一区二区| 欧日韩精品视频| 欧美国产日韩一二三区| 久久国产夜色精品鲁鲁99| 在线观看国产精品网站| 亚洲欧洲三级电影| 国产精品一区二区久激情瑜伽 | 欧美性大战久久久久久久蜜臀 | 国产不卡视频一区| 欧美一区二区三区在线电影| 亚洲乱码国产乱码精品精可以看| 国产jizzjizz一区二区| 日韩一级大片在线观看| 亚洲成在人线在线播放| 91热门视频在线观看| 亚洲国产成人一区二区三区| 韩日av一区二区| 日韩欧美综合一区| 日韩在线a电影| 欧美色视频在线观看| 亚洲男人的天堂av| 欧美三级三级三级| 亚洲大型综合色站| 欧美午夜精品免费| 亚洲国产一区在线观看| 欧美在线不卡视频| 亚洲国产精品精华液网站| 91美女片黄在线| 亚洲色图欧美激情| 日本道色综合久久| 亚洲最大成人网4388xx| 91久久免费观看| 亚洲电影在线播放| 欧美一二三区在线|