亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? altsyncram_hf92.tdf

?? 很多儀器都輸出同步時鐘
?? TDF
?? 第 1 頁 / 共 3 頁
字號:
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 26,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 26,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a27 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 27,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 27,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a28 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 28,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 28,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a29 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 29,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 29,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a30 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 30,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 30,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a31 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 31,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 31,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a32 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 32,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 32,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a33 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 33,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 33,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a34 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 34,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 34,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	ram_block1a35 : cyclone_ram_block
		WITH (
			CONNECTIVITY_CHECKING = "OFF",
			LOGICAL_RAM_NAME = "ALTSYNCRAM",
			MIXED_PORT_FEED_THROUGH_MODE = "dont_care",
			OPERATION_MODE = "dual_port",
			PORT_A_ADDRESS_CLEAR = "none",
			PORT_A_ADDRESS_WIDTH = 7,
			PORT_A_DATA_IN_CLEAR = "none",
			PORT_A_DATA_WIDTH = 1,
			PORT_A_FIRST_ADDRESS = 0,
			PORT_A_FIRST_BIT_NUMBER = 35,
			PORT_A_LAST_ADDRESS = 127,
			PORT_A_LOGICAL_RAM_DEPTH = 128,
			PORT_A_LOGICAL_RAM_WIDTH = 36,
			PORT_A_WRITE_ENABLE_CLEAR = "none",
			PORT_B_ADDRESS_CLEAR = "none",
			PORT_B_ADDRESS_CLOCK = "clock1",
			PORT_B_ADDRESS_WIDTH = 7,
			PORT_B_DATA_OUT_CLEAR = "none",
			PORT_B_DATA_OUT_CLOCK = "none",
			PORT_B_DATA_WIDTH = 1,
			PORT_B_FIRST_ADDRESS = 0,
			PORT_B_FIRST_BIT_NUMBER = 35,
			PORT_B_LAST_ADDRESS = 127,
			PORT_B_LOGICAL_RAM_DEPTH = 128,
			PORT_B_LOGICAL_RAM_WIDTH = 36,
			PORT_B_READ_ENABLE_WRITE_ENABLE_CLOCK = "clock1",
			RAM_BLOCK_TYPE = "auto"
		);
	address_a_wire[6..0]	: WIRE;
	address_b_wire[6..0]	: WIRE;

BEGIN 
	ram_block1a[35..0].clk0 = clock0;
	ram_block1a[35..0].clk1 = clock1;
	ram_block1a[35..0].ena0 = wren_a;
	ram_block1a[35..0].ena1 = clocken1;
	ram_block1a[0].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[1].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[2].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[3].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[4].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[5].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[6].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[7].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[8].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[9].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[10].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[11].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[12].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[13].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[14].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[15].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[16].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[17].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[18].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[19].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[20].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[21].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[22].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[23].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[24].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[25].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[26].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[27].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[28].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[29].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[30].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[31].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[32].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[33].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[34].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[35].portaaddr[] = ( address_a_wire[6..0]);
	ram_block1a[0].portadatain[] = ( data_a[0..0]);
	ram_block1a[1].portadatain[] = ( data_a[1..1]);
	ram_block1a[2].portadatain[] = ( data_a[2..2]);
	ram_block1a[3].portadatain[] = ( data_a[3..3]);
	ram_block1a[4].portadatain[] = ( data_a[4..4]);
	ram_block1a[5].portadatain[] = ( data_a[5..5]);
	ram_block1a[6].portadatain[] = ( data_a[6..6]);
	ram_block1a[7].portadatain[] = ( data_a[7..7]);
	ram_block1a[8].portadatain[] = ( data_a[8..8]);
	ram_block1a[9].portadatain[] = ( data_a[9..9]);
	ram_block1a[10].portadatain[] = ( data_a[10..10]);
	ram_block1a[11].portadatain[] = ( data_a[11..11]);
	ram_block1a[12].portadatain[] = ( data_a[12..12]);
	ram_block1a[13].portadatain[] = ( data_a[13..13]);
	ram_block1a[14].portadatain[] = ( data_a[14..14]);
	ram_block1a[15].portadatain[] = ( data_a[15..15]);
	ram_block1a[16].portadatain[] = ( data_a[16..16]);
	ram_block1a[17].portadatain[] = ( data_a[17..17]);
	ram_block1a[18].portadatain[] = ( data_a[18..18]);
	ram_block1a[19].portadatain[] = ( data_a[19..19]);
	ram_block1a[20].portadatain[] = ( data_a[20..20]);
	ram_block1a[21].portadatain[] = ( data_a[21..21]);
	ram_block1a[22].portadatain[] = ( data_a[22..22]);
	ram_block1a[23].portadatain[] = ( data_a[23..23]);
	ram_block1a[24].portadatain[] = ( data_a[24..24]);
	ram_block1a[25].portadatain[] = ( data_a[25..25]);
	ram_block1a[26].portadatain[] = ( data_a[26..26]);
	ram_block1a[27].portadatain[] = ( data_a[27..27]);
	ram_block1a[28].portadatain[] = ( data_a[28..28]);
	ram_block1a[29].portadatain[] = ( data_a[29..29]);
	ram_block1a[30].portadatain[] = ( data_a[30..30]);
	ram_block1a[31].portadatain[] = ( data_a[31..31]);
	ram_block1a[32].portadatain[] = ( data_a[32..32]);
	ram_block1a[33].portadatain[] = ( data_a[33..33]);
	ram_block1a[34].portadatain[] = ( data_a[34..34]);
	ram_block1a[35].portadatain[] = ( data_a[35..35]);
	ram_block1a[35..0].portawe = B"111111111111111111111111111111111111";
	ram_block1a[0].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[1].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[2].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[3].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[4].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[5].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[6].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[7].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[8].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[9].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[10].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[11].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[12].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[13].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[14].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[15].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[16].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[17].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[18].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[19].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[20].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[21].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[22].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[23].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[24].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[25].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[26].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[27].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[28].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[29].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[30].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[31].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[32].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[33].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[34].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[35].portbaddr[] = ( address_b_wire[6..0]);
	ram_block1a[35..0].portbrewe = B"111111111111111111111111111111111111";
	address_a_wire[] = address_a[];
	address_b_wire[] = address_b[];
	q_b[] = ( ram_block1a[35..0].portbdataout[0..0]);
END;
--VALID FILE

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产成人鲁色资源国产91色综| 轻轻草成人在线| 国产精品久久久久aaaa樱花| 国产清纯美女被跳蛋高潮一区二区久久w| 欧美另类videos死尸| 欧美日韩国产高清一区二区| 欧美老人xxxx18| 日韩免费视频线观看| 日韩欧美国产一区在线观看| 欧美一区二区大片| www成人在线观看| 国产丝袜在线精品| ㊣最新国产の精品bt伙计久久| 亚洲免费观看高清完整| 亚洲制服丝袜av| 日韩av不卡在线观看| 精品在线亚洲视频| 成人黄色综合网站| 色呦呦一区二区三区| 56国语精品自产拍在线观看| 精品国产人成亚洲区| 国产精品网站一区| 午夜精品久久久| 国产一区二区三区综合| 99麻豆久久久国产精品免费| 欧美日韩亚洲国产综合| 久久中文字幕电影| 亚洲人123区| 激情偷乱视频一区二区三区| 风间由美一区二区av101| 在线免费亚洲电影| 日韩欧美激情在线| 中文字幕一区二区日韩精品绯色| 亚洲国产精品久久人人爱蜜臀| 麻豆国产91在线播放| 91在线观看成人| 日韩三级免费观看| 亚洲人成伊人成综合网小说| 激情伊人五月天久久综合| 成人app在线| 亚洲精品在线免费观看视频| 亚洲一区二区三区国产| 国产成人精品免费网站| 正在播放一区二区| 亚洲欧美偷拍卡通变态| 国产精选一区二区三区| 欧美欧美欧美欧美首页| 亚洲欧美日韩久久精品| 国产精品自在欧美一区| 欧美福利视频一区| 一区二区在线观看视频在线观看| 国产精品亚洲а∨天堂免在线| 欧美老人xxxx18| 亚洲第一激情av| 91浏览器入口在线观看| 中文字幕欧美日韩一区| 国产高清成人在线| 精品盗摄一区二区三区| 视频在线观看一区| 在线观看亚洲一区| 亚洲女人****多毛耸耸8| 成人99免费视频| 国产欧美精品一区二区色综合| 九九精品一区二区| 欧美videos中文字幕| 日韩不卡免费视频| 91精品在线免费| 免费人成在线不卡| 777a∨成人精品桃花网| 日本午夜精品视频在线观看| 欧美午夜一区二区| 亚洲国产成人tv| 欧美在线一区二区| 天堂va蜜桃一区二区三区漫画版| 一本一本大道香蕉久在线精品| 日韩伦理电影网| 日本高清免费不卡视频| 亚洲一本大道在线| 欧美日韩中文另类| 奇米一区二区三区| 精品99999| 成人深夜福利app| 亚洲视频你懂的| 欧美三日本三级三级在线播放| 亚洲综合区在线| 在线综合视频播放| 国产一区二区免费看| 国产精品天干天干在线综合| 丁香五精品蜜臀久久久久99网站| 国产精品三级在线观看| 色婷婷亚洲综合| 麻豆精品新av中文字幕| 精品国产一区二区三区不卡| 成人av资源在线观看| 亚洲激情在线播放| 91精品婷婷国产综合久久| 国产一区三区三区| 亚洲视频一区二区在线观看| 欧美图区在线视频| 国产资源精品在线观看| 亚洲欧美日韩久久| 日韩欧美在线网站| 成人国产在线观看| 日本在线不卡视频一二三区| 久久精品亚洲国产奇米99| 在线精品国精品国产尤物884a| 日av在线不卡| 亚洲人成在线播放网站岛国| 欧美一级欧美一级在线播放| 国产xxx精品视频大全| 肉肉av福利一精品导航| 国产精品久久久久影院老司| 911国产精品| 91麻豆国产香蕉久久精品| 久久se精品一区精品二区| 亚洲欧美国产77777| 久久先锋资源网| 欧美体内she精视频| 国产.欧美.日韩| 奇米色777欧美一区二区| 亚洲色图在线看| 久久网站最新地址| 69堂成人精品免费视频| 91麻豆精品在线观看| 国产91丝袜在线播放九色| 裸体健美xxxx欧美裸体表演| 亚洲综合色噜噜狠狠| 最好看的中文字幕久久| 精品成人a区在线观看| 欧美精品在线一区二区| 在线日韩国产精品| 色综合久久综合| www.日韩在线| 国产福利一区二区三区视频在线 | 91成人免费在线视频| 国产精品一二三四五| 奇米一区二区三区av| 日韩在线观看一区二区| 亚洲国产一二三| 一区二区免费在线播放| 亚洲日穴在线视频| 国产精品夫妻自拍| 国产精品国产三级国产普通话99| 久久久久久久久免费| 久久综合九色综合欧美98| 制服丝袜成人动漫| 91精品国产丝袜白色高跟鞋| 制服丝袜av成人在线看| 欧美一区二区日韩一区二区| 777欧美精品| 欧美大片拔萝卜| 精品99999| 亚洲国产精品传媒在线观看| 中文字幕第一区第二区| 亚洲欧美综合网| 亚洲欧美电影一区二区| 亚洲国产一区二区a毛片| 香蕉成人伊视频在线观看| 日韩精品91亚洲二区在线观看| 亚洲一区二区在线播放相泽| 亚洲国产精品久久艾草纯爱| 亚洲国产视频在线| 日日夜夜精品免费视频| 久久91精品久久久久久秒播| 高清成人免费视频| 99视频在线观看一区三区| 91亚洲永久精品| 欧美日韩国产免费| 欧美精品一区在线观看| 国产欧美精品一区二区三区四区| 亚洲欧美影音先锋| 午夜欧美电影在线观看| 精品无人区卡一卡二卡三乱码免费卡| 国产一区二区在线看| av电影一区二区| 欧美日韩精品系列| 久久一夜天堂av一区二区三区| 国产精品久久久久影院| 天堂成人免费av电影一区| 国产综合久久久久影院| 日本精品视频一区二区| 欧美不卡在线视频| 国产精品电影一区二区| 香蕉久久夜色精品国产使用方法| 精品亚洲免费视频| 91福利社在线观看| 国产午夜久久久久| 婷婷久久综合九色国产成人| 国产精品自在在线| 欧美三级电影在线看| 久久理论电影网| 天堂资源在线中文精品| av午夜一区麻豆| 欧美变态凌虐bdsm| 亚洲精品视频观看| 国产a级毛片一区| 日韩一区二区三区电影在线观看 | 久久久影视传媒| 亚洲国产成人av| 99久久综合狠狠综合久久|