?? top.rpt
字號:
Project Information e:\counter\top.rpt
MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 03/21/2006 23:10:56
Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
top EPM7128SLC84-15 2 7 0 16 3 12 %
User Pins: 2 7 0
Project Information e:\counter\top.rpt
** AUTO GLOBAL SIGNALS **
INFO: Signal 'clk' chosen for auto global Clock
Project Information e:\counter\top.rpt
** PIN/LOCATION/CHIP ASSIGNMENTS **
Actual
User Assignments
Assignments (if different) Node Name
top@83 clk
top@45 en
top@61 led0
top@60 led1
top@58 led2
top@57 led3
top@56 led4
top@55 led5
top@54 led6
Project Information e:\counter\top.rpt
** FILE HIERARCHY **
|cnt2:1|
|cnt2:1|lpm_add_sub:31|
|cnt2:1|lpm_add_sub:31|addcore:adder|
|cnt2:1|lpm_add_sub:31|addcore:adder|addcore:adder0|
|cnt2:1|lpm_add_sub:31|altshift:result_ext_latency_ffs|
|cnt2:1|lpm_add_sub:31|altshift:carry_ext_latency_ffs|
|cnt2:1|lpm_add_sub:31|altshift:oflow_ext_latency_ffs|
|led7:2|
Device-Specific Information: e:\counter\top.rpt
top
***** Logic for device 'top' compiled without errors.
Device: EPM7128SLC84-15
Device Options:
Turbo Bit = ON
Security Bit = OFF
Enable JTAG Support = ON
User Code = ffff
MultiVolt I/O = OFF
R R R R R R R R R R R R R
E E E E E E E E E E E E E
S S S S S S S V S S S S S S
E E E E E E E C E E E V E E E
R R R R R R R C R R R C R R R
V V V V G V V V I G G G c G V V V C V V V
E E E E N E E E N N N N l N E E E I E E E
D D D D D D D D T D D D k D D D D O D D D
-----------------------------------------------------------------_
/ 11 10 9 8 7 6 5 4 3 2 1 84 83 82 81 80 79 78 77 76 75 |
RESERVED | 12 74 | RESERVED
VCCIO | 13 73 | RESERVED
#TDI | 14 72 | GND
RESERVED | 15 71 | #TDO
RESERVED | 16 70 | RESERVED
RESERVED | 17 69 | RESERVED
RESERVED | 18 68 | RESERVED
GND | 19 67 | RESERVED
RESERVED | 20 66 | VCCIO
RESERVED | 21 65 | RESERVED
RESERVED | 22 EPM7128SLC84-15 64 | RESERVED
#TMS | 23 63 | RESERVED
RESERVED | 24 62 | #TCK
RESERVED | 25 61 | led0
VCCIO | 26 60 | led1
RESERVED | 27 59 | GND
RESERVED | 28 58 | led2
RESERVED | 29 57 | led3
RESERVED | 30 56 | led4
RESERVED | 31 55 | led5
GND | 32 54 | led6
|_ 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 _|
------------------------------------------------------------------
R R R R R V R R R G V R e R G R R R R R V
E E E E E C E E E N C E n E N E E E E E C
S S S S S C S S S D C S S D S S S S S C
E E E E E I E E E I E E E E E E E I
R R R R R O R R R N R R R R R R R O
V V V V V V V V T V V V V V V V
E E E E E E E E E E E E E E E
D D D D D D D D D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin.
@ = Special-purpose pin.
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration. JTAG pin stability prevents accidental loading of JTAG instructions.
Device-Specific Information: e:\counter\top.rpt
top
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 0/16( 0%) 0/ 8( 0%) 0/16( 0%) 0/36( 0%)
B: LC17 - LC32 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
C: LC33 - LC48 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
D: LC49 - LC64 0/16( 0%) 0/ 8( 0%) 0/16( 0%) 0/36( 0%)
E: LC65 - LC80 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
F: LC81 - LC96 16/16(100%) 8/ 8(100%) 5/16( 31%) 10/36( 27%)
G: LC97 - LC112 0/16( 0%) 1/ 8( 12%) 0/16( 0%) 0/36( 0%)
H: LC113 - LC128 0/16( 0%) 0/ 8( 0%) 0/16( 0%) 0/36( 0%)
Total dedicated input pins used: 1/4 ( 25%)
Total I/O pins used: 12/64 ( 18%)
Total logic cells used: 16/128 ( 12%)
Total shareable expanders used: 3/128 ( 2%)
Total Turbo logic cells used: 16/128 ( 12%)
Total shareable expanders not available (n/a): 2/128 ( 1%)
Average fan-in: 3.56
Total fan-in: 57
Total input pins required: 2
Total fast input logic cells required: 0
Total output pins required: 7
Total bidirectional pins required: 0
Total reserved pins required 4
Total logic cells required: 16
Total flipflops required: 2
Total product terms required: 41
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 3
Synthesized logic cells: 7/ 128 ( 5%)
Device-Specific Information: e:\counter\top.rpt
top
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
83 - - INPUT G 0 0 0 0 0 0 0 clk
45 (67) (E) INPUT 0 0 0 0 0 7 7 en
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.
Device-Specific Information: e:\counter\top.rpt
top
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
61 94 F OUTPUT t 2 2 0 1 3 0 0 led0
60 93 F OUTPUT t 0 0 0 1 1 0 0 led1
58 91 F OUTPUT t 1 1 0 1 3 0 0 led2
57 88 F OUTPUT t 2 2 0 1 3 0 0 led3
56 86 F OUTPUT t 2 1 0 1 3 0 0 led4
55 85 F OUTPUT t 1 1 0 1 3 0 0 led5
54 83 F OUTPUT t 1 1 0 1 3 0 0 led6
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\counter\top.rpt
top
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
- 81 F TFFE + t 0 0 0 0 1 6 6 |CNT2:1|:2
- 82 F TFFE + t 0 0 0 0 0 6 7 |CNT2:1|:4
- 95 F LCELL s t 0 0 0 1 3 1 1 |LED7:2|~221~1
(62) 96 F LCELL s t 0 0 0 1 3 1 1 |LED7:2|~227~1
- 92 F LCELL s t 2 1 1 1 3 1 1 |LED7:2|~233~1
- 90 F LCELL s t 2 1 1 1 3 1 1 |LED7:2|~239~1
- 89 F LCELL s t 1 1 0 1 3 1 1 |LED7:2|~245~1
- 87 F LCELL s t 0 0 0 1 1 1 1 |LED7:2|~251~1
- 84 F LCELL s t 2 2 0 1 3 1 1 |LED7:2|~257~1
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -