亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

PROCEDURE

在國標(biāo)《質(zhì)量管理體系基礎(chǔ)和術(shù)語》GB/T19000—2008/ISO9000:2005中第3.4.5條程序PROCEDURE中對于“程序”的定義進行了規(guī)定。
  • DDR4標(biāo)準(zhǔn) JESD79_4

    1. Scope ......................................................................................................................................................................... 12. DDR4 SDRAM Package Pinout and Addressing ....................................................................................................... 22.1 DDR4 SDRAM Row for X4,X8 and X16 ................................................................................................................22.2 DDR4 SDRAM Ball Pitch........................................................................................................................................22.3 DDR4 SDRAM Columns for X4,X8 and X16 ..........................................................................................................22.4 DDR4 SDRAM X4/8 Ballout using MO-207......................................................................................................... 22.5 DDR4 SDRAM X16 Ballout using MO-207.............................................................................................................32.6 Pinout Description ..................................................................................................................................................52.7 DDR4 SDRAM Addressing.....................................................................................................................................73. Functional Description ...............................................................................................................................................83.1 Simplified State Diagram ....................................................................................................................................83.2 Basic Functionality..................................................................................................................................................93.3 RESET and Initialization PROCEDURE .....................................................................................................................103.3.1 Power-up Initialization Sequence .............................................................................................................103.3.2 Reset Initialization with Stable Power ......................................................................................................113.4 Register Definition ................................................................................................................................................123.4.1 Programming the mode registers .............................................................................................................123.5 Mode Register ......................................................................................................................................................134. DDR4 SDRAM Command Description and Operation ............................................................................................. 244.1 Command Truth Table ..........................................................................................................................................244.2 CKE Truth Table ...................................................................................................................................................254.3 Burst Length, Type and Order ..............................................................................................................................264.3.1 BL8 Burst order with CRC Enabled .........................................................................................................264.4 DLL-off Mode & DLL on/off Switching PROCEDURE ................................................................................................274.4.1 DLL on/off switching PROCEDURE ...............................................................................................................274.4.2 DLL “on” to DLL “off” PROCEDURE ..............................................................................................................274.4.3 DLL “off” to DLL “on” PROCEDURE ..............................................................................................................284.5 DLL-off Mode........................................................................................................................................................294.6 Input Clock Frequency Change ............................................................................................................................304.7 Write Leveling.......................................................................................................................................................314.7.1 DRAM setting for write leveling & DRAM termination function in that mode ............................................324.7.2 PROCEDURE Description .............................................................................................................................334.7.3 Write Leveling Mode Exit .........................................................................................................................34

    標(biāo)簽: DDR4

    上傳時間: 2022-01-09

    上傳用戶:

主站蜘蛛池模板: 澳门| 新丰县| 光泽县| 鲁山县| 安化县| 罗山县| 民和| 汶上县| 山阴县| 湖北省| 康乐县| 卢氏县| 黔西县| 肇东市| 湖北省| 龙岩市| 沂源县| 泰兴市| 上虞市| 绥宁县| 新巴尔虎右旗| 武冈市| 龙胜| 保定市| 渭南市| 遵义市| 青阳县| 肥东县| 会泽县| 松阳县| 天等县| 房产| 西和县| 右玉县| 陆河县| 伊吾县| 鹤壁市| 延津县| 桑日县| 子洲县| 留坝县|