Creaton s Quest是一個(gè)有趣的Java角色扮演游戲!很有趣,甚至可以同你的朋友一起戰(zhàn)斗!
上傳時(shí)間: 2013-12-19
上傳用戶:yuzsu
cluster in Quest聚類算法是基于密度和網(wǎng)格的聚類算法。對(duì)于大型數(shù)據(jù)庫(kù)的高維數(shù)據(jù)聚類集合。
標(biāo)簽: cluster Quest 聚類算法 in
上傳時(shí)間: 2014-01-08
上傳用戶:FreeSky
高效率放大器研究 The Quest for RF Power Amplifier Efficiency
標(biāo)簽: Efficiency Amplifier Quest Power
上傳時(shí)間: 2013-12-10
上傳用戶:tianyi223
本文詳細(xì)介紹了有關(guān)FPGA的開(kāi)發(fā)流程,對(duì)初學(xué)者會(huì)有很大的指導(dǎo)作用。
標(biāo)簽: Quest Time FPGA 開(kāi)發(fā)流程
上傳時(shí)間: 2013-11-18
上傳用戶:simonpeng
本文詳細(xì)介紹了有關(guān)FPGA的開(kāi)發(fā)流程,對(duì)初學(xué)者會(huì)有很大的指導(dǎo)作用。
標(biāo)簽: Quest Time FPGA 開(kāi)發(fā)流程
上傳時(shí)間: 2013-11-12
上傳用戶:lps11188
Complex networks are powerful allies of our Quest to tackle complexity in all of science. Many lines can be written about the benefits of using networks to study complex systems. Nevertheless, if I had to name their single most appealing property,Iwouldsaysimplicity.Onecanmaptheinteractingelementsofanysystem to a set of nodes, and connect these nodes with a set of links according to their interactions.
標(biāo)簽: Interconnected Networks
上傳時(shí)間: 2020-05-27
上傳用戶:shancjb
Electrostatic discharge (ESD) phenomena have been known to mankind since Thales of Miletus in approximately 600 B.C.E. noticed the attraction of strands of hay to amber. Two thousand six hundred years have passed and the Quest to obtain a better under- standing of electrostatics and ESD phenomenon continues. Today, the manufacturing of microelectronics has continued the interest in the field of electrostatic phenomenon spanning factory issues, tooling, materials, and the microelectronic industry
標(biāo)簽: Devices Physics ESD and
上傳時(shí)間: 2020-06-05
上傳用戶:shancjb
The challenges associated with the design and implementation of Electro- static Discharge (ESD) protection circuits become increasingly complex as technology is scaled well into nano-metric regime. One must understand the behavior of semiconductor devices under very high current densities, high temperature transients in order to surmount the nano-meter ESD challenge. As a consequence, the Quest for suitable ESD solution in a given technology must start from the device level. Traditional approaches of ESD design may not be adequate as the ESD damages occur at successively lower voltages in nano-metric dimensions.
標(biāo)簽: Protection Circuit Device Design ESD and
上傳時(shí)間: 2020-06-05
上傳用戶:shancjb
Cadence Allegro是一款專業(yè)的PCB設(shè)計(jì)軟件,是世界上最大的電子設(shè)計(jì)技術(shù)和配套服務(wù)的 EDA 供貨商之一,在EDA工具中屬于高端的PCB設(shè)計(jì)軟件,它的知名度在全球電子設(shè)計(jì)行業(yè)領(lǐng)域內(nèi)如雷貫耳,是電子行業(yè)創(chuàng)新的領(lǐng)導(dǎo)者。allegro主要用于PCB設(shè)計(jì)布線,為當(dāng)前高速、高密度、多層的復(fù)雜 PCB 設(shè)計(jì)布線提供了最完美解決方案。allegro 功能包括原理圖輸入、生成、模擬數(shù)字/混合電路仿真,fpga設(shè)計(jì),pcb編輯和自動(dòng)布局布線mcm電路設(shè)計(jì)、高速pcb版圖的設(shè)計(jì)仿真等等。包括:* Concept HDL原理圖設(shè)計(jì)輸入工具,有for NT和for Unix的產(chǎn)品。* Check Plus HDL原理圖設(shè)計(jì)規(guī)則檢查工具。(NT & Unix)* SPECTRA Quest Engineer PCB版圖布局規(guī)劃工具(NT & Unix)* Allegro Expert專家級(jí)PCB版圖編輯工具 (NT & Unix)* SPECTRA Expert AutoRouter 專家級(jí)pcb自動(dòng)布線工具* SigNoise信噪分析工具* EMControl電磁兼容性檢查工具* Synplify FPGA / CPLD綜合工具* HDL Analyst HDL分析器* Advanced Package Designer先進(jìn)的MCM封裝設(shè)計(jì)工具allegro 特點(diǎn)1.系統(tǒng)軟件互聯(lián)服務(wù)平臺(tái)可以跨集成電路、封裝和PCB協(xié)同設(shè)計(jì)性能卓越互聯(lián)。2.應(yīng)用平臺(tái)的協(xié)同設(shè)計(jì)方式,技術(shù)工程師能夠 快速提升I/O油壓緩沖器中間和跨集成電路、封裝和PCB的系統(tǒng)軟件互連。3.該方式能防止硬件返修并減少硬件成本費(fèi)和減少設(shè)計(jì)周期時(shí)間。4.管束驅(qū)動(dòng)器的Allegro步驟包含高級(jí)作用用以設(shè)計(jì)捕獲、信號(hào)完整性和物理學(xué)完成。5.因?yàn)樗€獲得CadenceEncounter與Virtuoso服務(wù)平臺(tái)的適用。6.Allegro協(xié)同設(shè)計(jì)方式促使高效率的設(shè)計(jì)鏈協(xié)作變成實(shí)際。
標(biāo)簽: Allegro
上傳時(shí)間: 2022-06-20
上傳用戶:canderile
Cadence Allegro是一款專業(yè)的PCB設(shè)計(jì)軟件,是世界上最大的電子設(shè)計(jì)技術(shù)和配套服務(wù)的 EDA 供貨商之一,在EDA工具中屬于高端的PCB設(shè)計(jì)軟件,它的知名度在全球電子設(shè)計(jì)行業(yè)領(lǐng)域內(nèi)如雷貫耳,是電子行業(yè)創(chuàng)新的領(lǐng)導(dǎo)者。allegro主要用于PCB設(shè)計(jì)布線,為當(dāng)前高速、高密度、多層的復(fù)雜 PCB 設(shè)計(jì)布線提供了最完美解決方案。allegro 功能包括原理圖輸入、生成、模擬數(shù)字/混合電路仿真,fpga設(shè)計(jì),pcb編輯和自動(dòng)布局布線mcm電路設(shè)計(jì)、高速pcb版圖的設(shè)計(jì)仿真等等。包括:* Concept HDL原理圖設(shè)計(jì)輸入工具,有for NT和for Unix的產(chǎn)品。* Check Plus HDL原理圖設(shè)計(jì)規(guī)則檢查工具。(NT & Unix)* SPECTRA Quest Engineer PCB版圖布局規(guī)劃工具(NT & Unix)* Allegro Expert專家級(jí)PCB版圖編輯工具 (NT & Unix)* SPECTRA Expert AutoRouter 專家級(jí)pcb自動(dòng)布線工具* SigNoise信噪分析工具* EMControl電磁兼容性檢查工具* Synplify FPGA / CPLD綜合工具* HDL Analyst HDL分析器* Advanced Package Designer先進(jìn)的MCM封裝設(shè)計(jì)工具allegro 特點(diǎn)1.系統(tǒng)軟件互聯(lián)服務(wù)平臺(tái)可以跨集成電路、封裝和PCB協(xié)同設(shè)計(jì)性能卓越互聯(lián)。2.應(yīng)用平臺(tái)的協(xié)同設(shè)計(jì)方式,技術(shù)工程師能夠 快速提升I/O油壓緩沖器中間和跨集成電路、封裝和PCB的系統(tǒng)軟件互連。3.該方式能防止硬件返修并減少硬件成本費(fèi)和減少設(shè)計(jì)周期時(shí)間。4.管束驅(qū)動(dòng)器的Allegro步驟包含高級(jí)作用用以設(shè)計(jì)捕獲、信號(hào)完整性和物理學(xué)完成。5.因?yàn)樗€獲得CadenceEncounter與Virtuoso服務(wù)平臺(tái)的適用。6.Allegro協(xié)同設(shè)計(jì)方式促使高效率的設(shè)計(jì)鏈協(xié)作變成實(shí)際。
標(biāo)簽: Allegro
上傳時(shí)間: 2022-06-20
上傳用戶:canderile
蟲(chóng)蟲(chóng)下載站版權(quán)所有 京ICP備2021023401號(hào)-1