亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

SignalS

  • XAPP740利用AXI互聯設計高性能視頻系統

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing SignalS. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯

    上傳時間: 2013-11-14

    上傳用戶:fdmpy

  • ISM射頻接收器的基帶計算

    Abstract: Many industrial/scientific/medical (ISM) band radio frequency (RF) receivers use an external Sallen-Key datafilter and a data slicer to generate the baseband digital output. This tutorial describes the ISM-RF Baseband Calculator,which can be used to calculate the filter capacitor values and the data slicer RC components, while providing a visualexample of the baseband SignalS.

    標簽: ISM 射頻接收器 基帶計算

    上傳時間: 2013-11-04

    上傳用戶:jkhjkh1982

  • XAPP1042-利用GPIO實現以太網PHY寄存器訪問

    The XPS Ethernetlite peripheral does not provide any mechanism to access the Ethernet PHYregisters. These registers are used to configure auto negotiation parameters and to obtain PHYstatus. This application note provides reference systems and associated software to accessPHY registers by connecting the serial management bus SignalS MDC and MDIO to GPIOswhich the software controls directly.

    標簽: XAPP 1042 GPIO PHY

    上傳時間: 2013-10-17

    上傳用戶:JamesB

  • NCV7356單線CANBUS收發器數據手冊

    The NCV7356 is a physical layer device for a single wire data linkcapable of operating with various Carrier Sense Multiple Accesswith Collision Resolution (CSMA/CR) protocols such as the BoschController Area Network (CAN) version 2.0. This serial data linknetwork is intended for use in applications where high data rate is notrequired and a lower data rate can achieve cost reductions in both thephysical media components and in the microprocessor and/ordedicated logic devices which use the network.The network shall be able to operate in either the normal data ratemode or a high-speed data download mode for assembly line andservice data transfer operations. The high-speed mode is onlyintended to be operational when the bus is attached to an off-boardservice node. This node shall provide temporary bus electrical loadswhich facilitate higher speed operation. Such temporary loads shouldbe removed when not performing download operations.The bit rate for normal communications is typically 33 kbit/s, forhigh-speed transmissions like described above a typical bit rate of83 kbit/s is recommended. The NCV7356 features undervoltagelockout, timeout for faulty blocked input SignalS, output blankingtime in case of bus ringing and a very low sleep mode current.

    標簽: CANBUS 7356 NCV 單線

    上傳時間: 2013-10-24

    上傳用戶:s藍莓汁

  • 基于(英蓓特)STM32V100的串口程序

    This example provides a description of how  to use the USART with hardware flowcontrol and communicate with the Hyperterminal.First, the USART2 sends the TxBuffer to the hyperterminal and still waiting fora string from the hyperterminal that you must enter which must end by '\r'character (keypad ENTER button). Each byte received is retransmitted to theHyperterminal. The string that you have entered is stored in the RxBuffer array. The receivebuffer have a RxBufferSize bytes as maximum. The USART2 is configured as follow:    - BaudRate = 115200 baud      - Word Length = 8 Bits    - One Stop Bit    - No parity    - Hardware flow control enabled (RTS and CTS SignalS)    - Receive and transmit enabled    - USART Clock disabled    - USART CPOL: Clock is active low    - USART CPHA: Data is captured on the second edge     - USART LastBit: The clock pulse of the last data bit is not output to                      the SCLK pin

    標簽: V100 STM 100 32V

    上傳時間: 2013-10-31

    上傳用戶:yy_cn

  • XAPP122 - Spartan-XL FPGA的Express配置

    Express Mode uses an 8-bit wide bus path for fast configuration of Xilinx FPGAs. Thisapplication note provides information on how to perform Express configuration specifically forthe Spartan™-XL family. The Express mode SignalS and their associated timing are defined.The steps of Express configuration are described in detail, followed by detailed instructions thatshow how to implement the configuration circui

    標簽: Spartan-XL Express XAPP FPGA

    上傳時間: 2015-01-02

    上傳用戶:nanxia

  • XAPP953-二維列序濾波器的實現

      This application note describes the implementation of a two-dimensional Rank Order filter. Thereference design includes the RTL VHDL implementation of an efficient sorting algorithm. Thedesign is parameterizable for input/output precision, color standards, filter kernel size,maximum horizontal resolution, and implementation options. The rank to be selected can bemodified dynamically, and the actual horizontal resolution is picked up automatically from theinput synchronization SignalS. The design has a fully synchronous interface through the ce, clk,and rst ports.

    標簽: XAPP 953 二維 濾波器

    上傳時間: 2013-12-14

    上傳用戶:逗逗666

  • XAPP708 -133MHz PCI-X到128MB DDR小型DIMM存儲器橋

      The Virtex-4 features, such as the programmable IDELAY and built-in FIFO support, simplifythe bridging of a high-speed, PCI-X core to large amounts of DDR-SDRAM memory. Onechallenge is meeting the PCI-X target initial latency specification. PCI-X Protocol Addendum tothe PCI Local Bus Specification Revision 2.0a ([Ref 6]) dictates that when a target SignalS adata transfer, "the target must do so within 16 clocks of the assertion of FRAME#." PCItermination transactions, such as Split Response/Complete, are commonly used to meet thelatency specifications. This method adds complexity to the design, as well as additional systemlatency. Another solution is to increase the ratio of the memory frequency to the PCI-X busfrequency. However, this solution increases the required power and clock resource usage.

    標簽: PCI-X XAPP DIMM 708

    上傳時間: 2013-11-24

    上傳用戶:18707733937

  • XAPP740利用AXI互聯設計高性能視頻系統

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing SignalS. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯

    上傳時間: 2013-11-23

    上傳用戶:shen_dafa

  • 高速電路傳輸線效應分析與處理

    隨著系統設計復雜性和集成度的大規模提高,電子系統設計師們正在從事100MHZ以上的電路設計,總線的工作頻率也已經達到或者超過50MHZ,有一大部分甚至超過100MHZ。目前約80% 的設計的時鐘頻率超過50MHz,將近50% 以上的設計主頻超過120MHz,有20%甚至超過500M。當系統工作在50MHz時,將產生傳輸線效應和信號的完整性問題;而當系統時鐘達到120MHz時,除非使用高速電路設計知識,否則基于傳統方法設計的PCB將無法工作。因此,高速電路信號質量仿真已經成為電子系統設計師必須采取的設計手段。只有通過高速電路仿真和先進的物理設計軟件,才能實現設計過程的可控性。傳輸線效應基于上述定義的傳輸線模型,歸納起來,傳輸線會對整個電路設計帶來以下效應。 · 反射信號Reflected SignalS · 延時和時序錯誤Delay & Timing errors · 過沖(上沖/下沖)Overshoot/Undershoot · 串擾Induced Noise (or crosstalk) · 電磁輻射EMI radiation

    標簽: 高速電路 傳輸線 效應分析

    上傳時間: 2013-11-05

    上傳用戶:tzrdcaabb

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产欧美一区二区精品婷婷| 亚洲精品极品| 国产一区二区三区四区三区四 | 欧美日本在线| 亚洲精品欧美精品| 国产精品久久九九| 久久久久久午夜| 亚洲激情啪啪| 国产精品久久久久久久久婷婷| 欧美一二区视频| 韩国美女久久| 欧美日韩另类在线| 久久精品国产视频| 99热这里只有精品8| 国产欧美在线播放| 你懂的网址国产 欧美| 亚洲综合另类| 亚洲激情专区| 国产视频一区在线| 欧美日韩视频在线一区二区| 香蕉久久一区二区不卡无毒影院| 亚洲国产成人在线视频| 欧美午夜精品久久久久久孕妇 | 91久久精品国产| 国产精品久久久久久久久久免费看| 久久免费少妇高潮久久精品99| 99亚洲视频| 欧美成人精品福利| 欧美亚洲综合在线| 亚洲理论在线| 亚洲大黄网站| 国产亚洲成av人片在线观看桃| 欧美另类高清视频在线| 久久久久久久久久久久久女国产乱 | 狠狠色丁香婷婷综合久久片| 欧美日韩一区在线| 男女激情视频一区| 久久狠狠亚洲综合| 亚洲欧美精品| 亚洲视频播放| 夜夜嗨av一区二区三区四季av| 黄色成人在线| 国产欧美一区二区三区久久 | 国产原创一区二区| 欧美新色视频| 欧美精品自拍偷拍动漫精品| 久久国内精品自在自线400部| 亚洲午夜精品| 国产欧美在线| 亚洲免费视频一区二区| 亚洲欧美在线一区二区| 国产精品五月天| 亚洲毛片视频| 先锋a资源在线看亚洲| 亚洲精品老司机| 亚洲高清不卡av| 在线视频成人| 在线看欧美日韩| 国产乱码精品一区二区三区五月婷| 欧美理论在线播放| 一区二区精品在线观看| 欧美成人免费一级人片100| 午夜精品久久久久久久| 9国产精品视频| 亚洲毛片在线看| 亚洲美女中文字幕| 亚洲精品美女久久7777777| 久久www成人_看片免费不卡| 国产欧美精品日韩| 国产精品视频成人| 国产精品一区免费在线观看| 国产精品一二三四| 韩日在线一区| **性色生活片久久毛片| 亚洲国产一区在线| 亚洲免费观看在线观看| 99国内精品久久久久久久软件| 亚洲九九精品| 亚洲欧美一区二区原创| 欧美中文日韩| 欧美成人午夜免费视在线看片| 欧美日本高清| 国产精品久久久久久户外露出 | 夜夜夜精品看看| 亚洲在线国产日韩欧美| 欧美综合国产| 欧美区一区二| 国产日韩欧美在线| 91久久精品日日躁夜夜躁欧美| 99视频超级精品| 欧美亚洲自偷自偷| 欧美xart系列高清| 国产精品免费视频xxxx | 国产精品视频免费在线观看| 国产欧美一区视频| 亚洲看片网站| 久久久久久穴| 国产精品视屏| 99亚洲一区二区| 久久久久久久久久久久久9999 | 欧美a一区二区| 国产精品久久久久久久久婷婷| 激情欧美一区二区三区| 亚洲图片欧美一区| 欧美成人一区在线| 国产视频一区在线观看| 99精品99久久久久久宅男| 久久精品视频免费播放| 欧美日本不卡高清| 亚洲福利视频在线| 久久久久国产精品人| 国产精品久久久久久久久久免费看| 尹人成人综合网| 亚洲男人的天堂在线aⅴ视频| 欧美精品一区二区三区久久久竹菊 | 久久精品亚洲国产奇米99| 欧美精品日韩一区| 在线观看日韩www视频免费| 亚洲欧美日韩精品在线| 欧美天天在线| 夜夜嗨av一区二区三区网页| 欧美成人69av| 在线精品视频免费观看| 久久av一区二区| 国产农村妇女毛片精品久久麻豆| 在线视频精品一| 欧美精品尤物在线| 亚洲麻豆一区| 欧美日韩在线观看视频| 日韩一级大片| 欧美调教vk| 亚洲一区二区三区免费视频| 欧美视频在线观看 亚洲欧| 一本大道久久a久久精二百| 欧美日韩精品一区| 国产精品99久久久久久有的能看| 欧美日韩免费一区| 一本色道婷婷久久欧美| 欧美日韩三级电影在线| 亚洲午夜成aⅴ人片| 国产精品国产自产拍高清av王其| 亚洲午夜激情在线| 国产精品久久久久久久久久久久久久| 亚洲摸下面视频| 国产亚洲精品久久飘花| 久久男人av资源网站| 91久久黄色| 国产精品高精视频免费| 欧美一区二区视频在线观看2020| 激情一区二区三区| 欧美精品久久99久久在免费线| 亚洲黄色性网站| 国产精品福利在线| 欧美中文字幕在线| 激情综合色综合久久综合| 欧美成人综合一区| 亚洲特级毛片| 樱花yy私人影院亚洲| 欧美激情精品久久久六区热门 | 国产精品99久久久久久久女警| 欧美性久久久| 欧美在线视频在线播放完整版免费观看| 国产精品亚洲综合| 蜜桃久久精品一区二区| 一本久久精品一区二区| 国产一区二区剧情av在线| 欧美大片一区二区三区| 亚洲主播在线| 亚洲福利专区| 国产精品婷婷| 欧美成人午夜影院| 欧美影院午夜播放| 99视频热这里只有精品免费| 国产在线一区二区三区四区| 欧美另类在线播放| 久久久久久网| 亚洲欧美另类久久久精品2019| 黄色精品在线看| 国产精品激情| 欧美激情在线有限公司| 久久av老司机精品网站导航| 一本到12不卡视频在线dvd| 国产综合色在线| 国产精品久久久久久久久久久久久| 久久午夜av| 小处雏高清一区二区三区| 99亚洲精品| 亚洲精品乱码久久久久| 影音先锋成人资源站| 国产伦精品一区二区三区在线观看| 狼人天天伊人久久| 午夜精品久久久99热福利| 夜夜嗨av一区二区三区中文字幕| 一区视频在线看| 国产欧美日韩免费看aⅴ视频| 欧美午夜电影在线观看| 欧美女同视频| 欧美激情在线有限公司| 男人天堂欧美日韩| 久久久一区二区三区|