g(x)=f(m,n,L), 其中,m,n,L均服從正態分布,分布情況也在所給的圖中. 使用matlab,用蒙特卡羅模擬法 對該函數進行模擬,得出g(x)大于0的概率.
上傳時間: 2016-10-25
上傳用戶:youmo81
參加運動會的n個學校編號為l~n。比賽分成m個男子項目和w個女子項目, 項目編號分別為l~m和m+1~m+w。由于各項目參加人數差別較大,有些項目 取前五名,得分順序為7,5,3,2,1;還有些項目只取前三名,得分順序為5, 3,2。設計一個統計系統按名次產生各種成績單、得分報表。
上傳時間: 2016-10-26
上傳用戶:zhangyi99104144
iic總線控制器VHDL實現 -- VHDL Source Files: i2c.vhd -- top level file i2c_control.vhd -- control function for the I2C master/slave shift.vhd -- shift register uc_interface.vhd -- uC interface function for an 8-bit 68000-like uC upcnt4.vhd -- 4-bit up counter i2c_timesim.vhd -- post-route I2C simulation netlist
標簽: VHDL c_control vhd control
上傳時間: 2016-10-30
上傳用戶:woshiayin
Top module name : SHIFTER (File name : SHIFTER.v) 2. Input pins: SHIFT [3:0], IN [15:0], SIGN, RIGHT. 3. Output pins: OUT [15:0]. 4. Input signals generated from test pattern are latched in one cycle and are synchronized at clock rising edge. 5. The SHIFT signal describes the shift number. The shift range is 0 to 15. 6. When the signal RIGHT is high, it shifts input data to right. On the other hand, it shifts input data to left. 7. When the signal SIGN is high, the input data is a signed number and it shifts with sign extension. However, the input data is an unsigned number if the signal SIGN is low. 8. You can only use following gates in Table I and need to include the delay information (Tplh, Tphl) in your design.
上傳時間: 2013-12-13
上傳用戶:himbly
Top module name : SHIFTER (File name : SHIFTER.v) 2. Input pins: SHIFT [3:0], IN [15:0], SIGN, RIGHT. 3. Output pins: OUT [15:0]. 4. Input signals generated from test pattern are latched in one cycle and are synchronized at clock rising edge. 5. The SHIFT signal describes the shift number. The shift range is 0 to 15. 6. When the signal RIGHT is high, it shifts input data to right. On the other hand, it shifts input data to left. 7. When the signal SIGN is high, the input data is a signed number and it shifts with sign extension. However, the input data is an unsigned number if the signal SIGN is low. 8. You can only use following gates in Table I and need to include the delay information (Tplh, Tphl) in your design.
上傳時間: 2014-01-20
上傳用戶:三人用菜
計算機網絡-系統方法 第三版 英文版 作 者: (美)彼德森(Peterson,L.L.) 等著 出 版 社: 機械工業出版社 出版時間: 2005-3-1 字 數: 版 次: 1 頁 數: 813 印刷時間: 2005/03/01 開 本: 印 次: 紙 張: 膠版紙 I S B N : 9787111160564 包 裝: 平裝 所屬分類: 圖書 >> 計算機/網絡 >> 計算機理論
上傳時間: 2013-12-27
上傳用戶:weiwolkt
The DSKs or eZdspTM LF2407 and the DMC1500 make up a table top motor development system which allows engineers and software developers to evaluate certain characteristics of the TMS320F240, TMS320F243, and TMS320LF2407 DSPs to determine if the processor meets the designers application requirements. Evaluators can create software to execute onboard or expand the system in a variety of ways.
標簽: development eZdspTM system allow
上傳時間: 2013-12-24
上傳用戶:zhuoying119
英文 網絡課件 Computer Networking: A Top Down Approach Featuring the Internet, 3rd edition. Jim Kurose, Keith RossAddison-Wesley, July 2004.
標簽: Networking Featuring Computer Approach
上傳時間: 2014-07-24
上傳用戶:123啊
: 通過 L V D S ( 低壓差分信號) 傳輸方案與單個 L C o S ( 硅基液晶) 分時分色顯示, 設計主電路 與頭盔結構分離的單 L C o S 硅片彩色頭盔顯示系統。
上傳時間: 2013-12-03
上傳用戶:ommshaggar
設有n 個程序{1,2,…, n }要存放在長度為L的磁帶上。程序i存放在磁帶上的長度是 Li,程序存儲問題要求確定這n 個程序在磁帶上的一個存儲方案,使得能夠在磁帶上存儲盡可能多的程序。對于給定的n個程序存放在磁帶上的長度,編程計算磁帶上最多可以存儲的程序數。
上傳時間: 2013-12-01
上傳用戶:sqq