亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? or1200_spram_2048x8.v

?? 一個開放的risc
?? V
字號:
//////////////////////////////////////////////////////////////////////////                                                              ////////  Generic Single-Port Synchronous RAM                         ////////                                                              ////////  This file is part of memory library available from          ////////  http://www.opencores.org/cvsweb.shtml/generic_memories/     ////////                                                              ////////  Description                                                 ////////  This block is a wrapper with common single-port             ////////  synchronous memory interface for different                  ////////  types of ASIC and FPGA RAMs. Beside universal memory        ////////  interface it also provides behavioral model of generic      ////////  single-port synchronous RAM.                                ////////  It should be used in all OPENCORES designs that want to be  ////////  portable accross different target technologies and          ////////  independent of target memory.                               ////////                                                              ////////  Supported ASIC RAMs are:                                    ////////  - Artisan Single-Port Sync RAM                              ////////  - Avant! Two-Port Sync RAM (*)                              ////////  - Virage Single-Port Sync RAM                               ////////  - Virtual Silicon Single-Port Sync RAM                      ////////                                                              ////////  Supported FPGA RAMs are:                                    ////////  - Xilinx Virtex RAMB4_S16                                   ////////  - Altera LPM                                                ////////                                                              ////////  To Do:                                                      ////////   - xilinx rams need external tri-state logic                ////////   - fix avant! two-port ram                                  ////////   - add additional RAMs                                      ////////                                                              ////////  Author(s):                                                  ////////      - Damjan Lampret, lampret@opencores.org                 ////////                                                              //////////////////////////////////////////////////////////////////////////////                                                              //////// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////////                                                              //////// This source file may be used and distributed without         //////// restriction provided that this copyright statement is not    //////// removed from the file and that any derivative work contains  //////// the original copyright notice and the associated disclaimer. ////////                                                              //////// This source file is free software; you can redistribute it   //////// and/or modify it under the terms of the GNU Lesser General   //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any   //////// later version.                                               ////////                                                              //////// This source is distributed in the hope that it will be       //////// useful, but WITHOUT ANY WARRANTY; without even the implied   //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      //////// PURPOSE.  See the GNU Lesser General Public License for more //////// details.                                                     ////////                                                              //////// You should have received a copy of the GNU Lesser General    //////// Public License along with this source; if not, download it   //////// from http://www.opencores.org/lgpl.shtml                     ////////                                                              ////////////////////////////////////////////////////////////////////////////// CVS Revision History//// $Log: or1200_spram_2048x8.v,v $// Revision 1.3  2003/04/07 01:19:07  lampret// Added Altera LPM RAMs. Changed generic RAM output when OE inactive.//// Revision 1.2  2002/10/17 20:04:40  lampret// Added BIST scan. Special VS RAMs need to be used to implement BIST.//// Revision 1.1  2002/01/03 08:16:15  lampret// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.//// Revision 1.8  2001/11/02 18:57:14  lampret// Modified virtual silicon instantiations.//// Revision 1.7  2001/10/21 17:57:16  lampret// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.//// Revision 1.6  2001/10/14 13:12:09  lampret// MP3 version.//// Revision 1.1.1.1  2001/10/06 10:18:36  igorm// no message//// Revision 1.1  2001/08/09 13:39:33  lampret// Major clean-up.//// Revision 1.2  2001/07/30 05:38:02  lampret// Adding empty directories required by HDL coding guidelines////// synopsys translate_off`include "timescale.v"// synopsys translate_on`include "or1200_defines.v"module or1200_spram_2048x8(`ifdef OR1200_BIST	// RAM BIST	scanb_rst, scanb_si, scanb_so, scanb_en, scanb_clk,`endif	// Generic synchronous single-port RAM interface	clk, rst, ce, we, oe, addr, di, do);//// Default address and data buses width//parameter aw = 11;parameter dw = 8;`ifdef OR1200_BIST//// RAM BIST//input			scanb_rst,			scanb_si,			scanb_en,			scanb_clk;output			scanb_so;`endif//// Generic synchronous single-port RAM interface//input			clk;	// Clockinput			rst;	// Resetinput			ce;	// Chip enable inputinput			we;	// Write enable inputinput			oe;	// Output enable inputinput 	[aw-1:0]	addr;	// address bus inputsinput	[dw-1:0]	di;	// input data busoutput	[dw-1:0]	do;	// output data bus//// Internal wires and registers//`ifdef OR1200_VIRTUALSILICON_SSP`else`ifdef OR1200_BISTassign scanb_so = scanb_si;`endif`endif`ifdef OR1200_ARTISAN_SSP//// Instantiation of ASIC memory://// Artisan Synchronous Single-Port RAM (ra1sh)//`ifdef UNUSEDart_hssp_2048x8 #(dw, 1<<aw, aw) artisan_ssp(`elseart_hssp_2048x8 artisan_ssp(`endif	.clk(clk),	.cen(~ce),	.wen(~we),	.a(addr),	.d(di),	.oen(~oe),	.q(do));`else`ifdef OR1200_AVANT_ATP//// Instantiation of ASIC memory://// Avant! Asynchronous Two-Port RAM//avant_atp avant_atp(	.web(~we),	.reb(),	.oeb(~oe),	.rcsb(),	.wcsb(),	.ra(addr),	.wa(addr),	.di(di),	.do(do));`else`ifdef OR1200_VIRAGE_SSP//// Instantiation of ASIC memory://// Virage Synchronous 1-port R/W RAM//virage_ssp virage_ssp(	.clk(clk),	.adr(addr),	.d(di),	.we(we),	.oe(oe),	.me(ce),	.q(do));`else`ifdef OR1200_VIRTUALSILICON_SSP//// Instantiation of ASIC memory://// Virtual Silicon Single-Port Synchronous SRAM//`ifdef UNUSEDvs_hdsp_2048x8 #(1<<aw, aw-1, dw-1) vs_ssp(`else`ifdef OR1200_BISTvs_hdsp_2048x8_bist vs_ssp(`elsevs_hdsp_2048x8 vs_ssp(`endif`endif`ifdef OR1200_BIST	// RAM BIST	.scanb_rst(scanb_rst),	.scanb_si(scanb_si),	.scanb_so(scanb_so),	.scanb_en(scanb_en),	.scanb_clk(scanb_clk),`endif	.CK(clk),	.ADR(addr),	.DI(di),	.WEN(~we),	.CEN(~ce),	.OEN(~oe),	.DOUT(do));`else`ifdef OR1200_XILINX_RAMB4//// Instantiation of FPGA memory://// Virtex/Spartan2////// Block 0//RAMB4_S2 ramb4_s2_0(	.CLK(clk),	.RST(rst),	.ADDR(addr),	.DI(di[1:0]),	.EN(ce),	.WE(we),	.DO(do[1:0]));//// Block 1//RAMB4_S2 ramb4_s2_1(	.CLK(clk),	.RST(rst),	.ADDR(addr),	.DI(di[3:2]),	.EN(ce),	.WE(we),	.DO(do[3:2]));//// Block 2//RAMB4_S2 ramb4_s2_2(	.CLK(clk),	.RST(rst),	.ADDR(addr),	.DI(di[5:4]),	.EN(ce),	.WE(we),	.DO(do[5:4]));//// Block 3//RAMB4_S2 ramb4_s2_3(	.CLK(clk),	.RST(rst),	.ADDR(addr),	.DI(di[7:6]),	.EN(ce),	.WE(we),	.DO(do[7:6]));`else`ifdef OR1200_ALTERA_LPM//// Instantiation of FPGA memory://// Altera LPM//// Added By Jamil Khatib//wire    wr;assign  wr = ce & we;initial $display("Using Altera LPM.");lpm_ram_dq lpm_ram_dq_component (        .address(addr),        .inclock(clk),        .outclock(clk),        .data(di),        .we(wr),        .q(do));defparam lpm_ram_dq_component.lpm_width = dw,        lpm_ram_dq_component.lpm_widthad = aw,        lpm_ram_dq_component.lpm_indata = "REGISTERED",        lpm_ram_dq_component.lpm_address_control = "REGISTERED",        lpm_ram_dq_component.lpm_outdata = "UNREGISTERED",        lpm_ram_dq_component.lpm_hint = "USE_EAB=ON";        // examplar attribute lpm_ram_dq_component NOOPT TRUE`else//// Generic single-port synchronous RAM model////// Generic RAM's registers and wires//reg	[dw-1:0]	mem [(1<<aw)-1:0];	// RAM contentreg	[dw-1:0]	do_reg;			// RAM data output register//// Data output drivers//assign do = (oe) ? do_reg : {dw{1'b0}};//// RAM read and write//always @(posedge clk)	if (ce && !we)		do_reg <= #1 mem[addr];	else if (ce && we)		mem[addr] <= #1 di;`endif	// !OR1200_ALTERA_LPM`endif	// !OR1200_XILINX_RAMB4_S16`endif	// !OR1200_VIRTUALSILICON_SSP`endif	// !OR1200_VIRAGE_SSP`endif  // !OR1200_AVANT_ATP`endif	// !OR1200_ARTISAN_SSPendmodule

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品99久久久| 久久这里只精品最新地址| 亚洲午夜激情av| 久久久噜噜噜久久中文字幕色伊伊 | 欧美一区二区三区播放老司机| 蜜臀av性久久久久蜜臀aⅴ| 亚洲精品成人在线| 中文字幕精品—区二区四季| 精品久久久久久久久久久久久久久| 欧美亚州韩日在线看免费版国语版 | 国产 欧美在线| 美女任你摸久久| 色综合久久久久综合| 日韩欧美一二三区| 欧美四级电影在线观看| 久久精品日产第一区二区三区高清版| 26uuu精品一区二区三区四区在线| 一区二区三区在线视频播放 | 久久综合九色综合97婷婷女人 | 色综合视频在线观看| 2022国产精品视频| 日韩成人av影视| 麻豆成人av在线| 欧美色偷偷大香| 精品免费99久久| 天天av天天翘天天综合网色鬼国产| 日韩精品一二三区| 国产精品一区专区| 精品盗摄一区二区三区| 久久精品水蜜桃av综合天堂| 免费亚洲电影在线| 东方欧美亚洲色图在线| 精品奇米国产一区二区三区| 日韩精品免费视频人成| 欧美日韩电影在线播放| 欧美大片国产精品| 另类人妖一区二区av| 国产激情91久久精品导航| 99re在线精品| 欧美日韩久久久| 日韩精品一级中文字幕精品视频免费观看 | 国产欧美一区二区在线观看| 国产精品久久久久影视| 亚洲免费在线看| 免费看日韩精品| 日韩午夜激情av| 综合欧美一区二区三区| 久久精品国产精品青草| 欧美va亚洲va| 福利视频网站一区二区三区| 国产欧美视频一区二区三区| 成人福利视频在线| 日韩一本二本av| 韩国毛片一区二区三区| 欧美性极品少妇| 天天综合天天做天天综合| 欧美精品一区二区精品网| 国产成人免费xxxxxxxx| 亚洲色图.com| 欧美妇女性影城| 日韩美女啊v在线免费观看| 色噜噜夜夜夜综合网| 久久久精品国产免费观看同学| 国产精品99久久久久久久女警 | 成人黄色电影在线| 亚洲精品国产a| 91精品国产色综合久久不卡蜜臀 | 欧美成人aa大片| 国产精品亚洲视频| 一区二区三区日本| 欧美va亚洲va香蕉在线| 92国产精品观看| 美女视频黄 久久| 最新欧美精品一区二区三区| 国产成人精品1024| 亚洲国产日韩a在线播放性色| 欧美哺乳videos| 99久久久久久99| 久久精品国产精品青草| 综合久久一区二区三区| 欧美一卡2卡三卡4卡5免费| 风间由美性色一区二区三区| 午夜激情综合网| 欧美国产成人精品| 欧美一区二区三区免费视频| 成人18视频在线播放| 日本v片在线高清不卡在线观看| 国产精品不卡一区二区三区| 精品国产乱码91久久久久久网站| 91蝌蚪porny九色| 中文字幕一区二区三区不卡| 欧美日韩电影一区| 色综合久久天天综合网| 久久99精品一区二区三区| 精品播放一区二区| 欧美亚洲高清一区二区三区不卡| 白白色亚洲国产精品| 中文字幕一区二区三区四区不卡 | 久久成人麻豆午夜电影| 亚洲一区在线播放| 欧美一区二区三区四区五区| 91免费观看在线| 国产美女精品人人做人人爽| 国产午夜精品久久| 日韩欧美一区在线观看| 欧美性猛交xxxxxxxx| 色噜噜久久综合| 不卡视频免费播放| 高清视频一区二区| 国产一区二区三区四区在线观看| 亚洲国产视频一区二区| 一区二区三区资源| 亚洲视频在线一区| 国产精品欧美一区二区三区| 丁香啪啪综合成人亚洲小说| 国产精品久久一级| 久久久久久久av麻豆果冻| 欧美一级国产精品| 91精品国产aⅴ一区二区| 欧美伊人久久大香线蕉综合69 | 欧美日韩国产色站一区二区三区| 99九九99九九九视频精品| 国产成人精品免费看| 国产大片一区二区| 国产成人av一区二区| 国产伦精品一区二区三区视频青涩 | 亚洲国产欧美在线| 亚洲电影第三页| 久久一日本道色综合| 精品精品欲导航| 精品国产乱码久久久久久免费 | 一区二区三区在线视频免费| 一区二区理论电影在线观看| 亚洲免费在线观看| 亚洲国产aⅴ成人精品无吗| 同产精品九九九| 久久er99精品| 国产999精品久久久久久绿帽| 成人ar影院免费观看视频| 91色|porny| 欧美日韩美少妇| 日韩欧美高清一区| 欧美激情一二三区| 亚洲卡通欧美制服中文| 亚洲成人免费电影| 极品美女销魂一区二区三区| 国产很黄免费观看久久| 色天使久久综合网天天| 3d动漫精品啪啪1区2区免费| www.亚洲国产| 欧美欧美欧美欧美| 国产蜜臀av在线一区二区三区| 亚洲欧洲无码一区二区三区| 日韩在线播放一区二区| 成人天堂资源www在线| 色婷婷激情综合| 精品国产1区2区3区| 亚洲素人一区二区| 久久精品国产一区二区| eeuss鲁片一区二区三区 | 麻豆成人在线观看| av网站免费线看精品| 欧美一区二区视频在线观看2022 | 91精品国产91久久综合桃花| 国产亚洲综合在线| 午夜精品久久久久影视| 丁香啪啪综合成人亚洲小说| 7777精品伊人久久久大香线蕉完整版 | 国产成人综合在线观看| 欧美性猛交一区二区三区精品| 精品福利视频一区二区三区| 亚洲国产aⅴ成人精品无吗| 国产成人日日夜夜| 在线播放亚洲一区| 中文字幕日韩av资源站| 精品一区二区三区免费毛片爱| 色婷婷精品久久二区二区蜜臂av| 欧美一区二区三区在线电影| 亚洲少妇最新在线视频| 国产一区二区免费视频| 91精品在线观看入口| 亚洲精品高清视频在线观看| 国产成人精品免费网站| 日韩精品一区二区三区swag| 亚洲一区二区精品久久av| 国产69精品久久久久777| 日韩精品中文字幕一区二区三区| 亚洲一区二区三区小说| 成人国产视频在线观看| 久久精品一区八戒影视| 韩国视频一区二区| 91精品国产色综合久久不卡蜜臀| 亚洲成人免费av| 欧美日韩国产高清一区二区| 亚洲精品视频一区二区| 91美女福利视频| 亚洲欧洲在线观看av| thepron国产精品| 欧美经典一区二区| 国产suv精品一区二区6|