亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? or1200_spram_64x22.v

?? 一個開放的risc
?? V
字號:
//////////////////////////////////////////////////////////////////////////                                                              ////////  Generic Single-Port Synchronous RAM                         ////////                                                              ////////  This file is part of memory library available from          ////////  http://www.opencores.org/cvsweb.shtml/generic_memories/     ////////                                                              ////////  Description                                                 ////////  This block is a wrapper with common single-port             ////////  synchronous memory interface for different                  ////////  types of ASIC and FPGA RAMs. Beside universal memory        ////////  interface it also provides behavioral model of generic      ////////  single-port synchronous RAM.                                ////////  It should be used in all OPENCORES designs that want to be  ////////  portable accross different target technologies and          ////////  independent of target memory.                               ////////                                                              ////////  Supported ASIC RAMs are:                                    ////////  - Artisan Single-Port Sync RAM                              ////////  - Avant! Two-Port Sync RAM (*)                              ////////  - Virage Single-Port Sync RAM                               ////////  - Virtual Silicon Single-Port Sync RAM                      ////////                                                              ////////  Supported FPGA RAMs are:                                    ////////  - Xilinx Virtex RAMB4_S16                                   ////////  - Altera LPM                                                ////////                                                              ////////  To Do:                                                      ////////   - xilinx rams need external tri-state logic                ////////   - fix avant! two-port ram                                  ////////   - add additional RAMs                                      ////////                                                              ////////  Author(s):                                                  ////////      - Damjan Lampret, lampret@opencores.org                 ////////                                                              //////////////////////////////////////////////////////////////////////////////                                                              //////// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////////                                                              //////// This source file may be used and distributed without         //////// restriction provided that this copyright statement is not    //////// removed from the file and that any derivative work contains  //////// the original copyright notice and the associated disclaimer. ////////                                                              //////// This source file is free software; you can redistribute it   //////// and/or modify it under the terms of the GNU Lesser General   //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any   //////// later version.                                               ////////                                                              //////// This source is distributed in the hope that it will be       //////// useful, but WITHOUT ANY WARRANTY; without even the implied   //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      //////// PURPOSE.  See the GNU Lesser General Public License for more //////// details.                                                     ////////                                                              //////// You should have received a copy of the GNU Lesser General    //////// Public License along with this source; if not, download it   //////// from http://www.opencores.org/lgpl.shtml                     ////////                                                              ////////////////////////////////////////////////////////////////////////////// CVS Revision History//// $Log: or1200_spram_64x22.v,v $// Revision 1.3  2003/04/07 01:19:07  lampret// Added Altera LPM RAMs. Changed generic RAM output when OE inactive.//// Revision 1.2  2002/10/17 20:04:41  lampret// Added BIST scan. Special VS RAMs need to be used to implement BIST.//// Revision 1.1  2002/01/03 08:16:15  lampret// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.//// Revision 1.7  2001/11/02 18:57:14  lampret// Modified virtual silicon instantiations.//// Revision 1.6  2001/10/21 17:57:16  lampret// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.//// Revision 1.5  2001/10/14 13:12:09  lampret// MP3 version.//// Revision 1.1.1.1  2001/10/06 10:18:36  igorm// no message//// Revision 1.1  2001/08/09 13:39:33  lampret// Major clean-up.//// Revision 1.2  2001/07/30 05:38:02  lampret// Adding empty directories required by HDL coding guidelines////// synopsys translate_off`include "timescale.v"// synopsys translate_on`include "or1200_defines.v"module or1200_spram_64x22(`ifdef OR1200_BIST	// RAM BIST	scanb_rst, scanb_si, scanb_so, scanb_en, scanb_clk,`endif	// Generic synchronous single-port RAM interface	clk, rst, ce, we, oe, addr, di, do);//// Default address and data buses width//parameter aw = 6;parameter dw = 22;`ifdef OR1200_BIST//// RAM BIST//input			scanb_rst,			scanb_si,			scanb_en,			scanb_clk;output			scanb_so;`endif//// Generic synchronous single-port RAM interface//input			clk;	// Clockinput			rst;	// Resetinput			ce;	// Chip enable inputinput			we;	// Write enable inputinput			oe;	// Output enable inputinput 	[aw-1:0]	addr;	// address bus inputsinput	[dw-1:0]	di;	// input data busoutput	[dw-1:0]	do;	// output data bus//// Internal wires and registers//wire	[9:0]		unconnected;`ifdef OR1200_VIRTUALSILICON_SSP`else`ifdef OR1200_BISTassign scanb_so = scanb_si;`endif`endif`ifdef OR1200_ARTISAN_SSP//// Instantiation of ASIC memory://// Artisan Synchronous Single-Port RAM (ra1sh)//`ifdef UNUSEDart_hssp_64x22 #(dw, 1<<aw, aw) artisan_ssp(`elseart_hssp_64x22 artisan_ssp(`endif	.clk(clk),	.cen(~ce),	.wen(~we),	.a(addr),	.d(di),	.oen(~oe),	.q(do));`else`ifdef OR1200_AVANT_ATP//// Instantiation of ASIC memory://// Avant! Asynchronous Two-Port RAM//avant_atp avant_atp(	.web(~we),	.reb(),	.oeb(~oe),	.rcsb(),	.wcsb(),	.ra(addr),	.wa(addr),	.di(di),	.do(do));`else`ifdef OR1200_VIRAGE_SSP//// Instantiation of ASIC memory://// Virage Synchronous 1-port R/W RAM//virage_ssp virage_ssp(	.clk(clk),	.adr(addr),	.d(di),	.we(we),	.oe(oe),	.me(ce),	.q(do));`else`ifdef OR1200_VIRTUALSILICON_SSP//// Instantiation of ASIC memory://// Virtual Silicon Single-Port Synchronous SRAM//`ifdef UNUSEDvs_hdsp_64x22 #(1<<aw, aw-1, dw-1) vs_ssp(`else`ifdef OR1200_BISTvs_hdsp_64x22_bist vs_ssp(`elsevs_hdsp_64x22 vs_ssp(`endif`endif`ifdef OR1200_BIST	// RAM BIST	.scanb_rst(scanb_rst),	.scanb_si(scanb_si),	.scanb_so(scanb_so),	.scanb_en(scanb_en),	.scanb_clk(scanb_clk),`endif	.CK(clk),	.ADR(addr),	.DI(di),	.WEN(~we),	.CEN(~ce),	.OEN(~oe),	.DOUT(do));`else`ifdef OR1200_XILINX_RAMB4//// Instantiation of FPGA memory://// Virtex/Spartan2////// Block 0//RAMB4_S16 ramb4_s16_0(	.CLK(clk),	.RST(rst),	.ADDR({2'b00, addr}),	.DI(di[15:0]),	.EN(ce),	.WE(we),	.DO(do[15:0]));//// Block 1//RAMB4_S16 ramb4_s16_1(	.CLK(clk),	.RST(rst),	.ADDR({2'b00, addr}),	.DI({unconnected, di[21:16]}),	.EN(ce),	.WE(we),	.DO({unconnected, do[21:16]}));`else`ifdef OR1200_ALTERA_LPM//// Instantiation of FPGA memory://// Altera LPM//// Added By Jamil Khatib//wire    wr;assign  wr = ce & we;initial $display("Using Altera LPM.");lpm_ram_dq lpm_ram_dq_component (        .address(addr),        .inclock(clk),        .outclock(clk),        .data(di),        .we(wr),        .q(do));defparam lpm_ram_dq_component.lpm_width = dw,        lpm_ram_dq_component.lpm_widthad = aw,        lpm_ram_dq_component.lpm_indata = "REGISTERED",        lpm_ram_dq_component.lpm_address_control = "REGISTERED",        lpm_ram_dq_component.lpm_outdata = "UNREGISTERED",        lpm_ram_dq_component.lpm_hint = "USE_EAB=ON";        // examplar attribute lpm_ram_dq_component NOOPT TRUE`else//// Generic single-port synchronous RAM model////// Generic RAM's registers and wires//reg	[dw-1:0]	mem [(1<<aw)-1:0];	// RAM contentreg	[dw-1:0]	do_reg;			// RAM data output register//// Data output drivers//assign do = (oe) ? do_reg : {dw{1'b0}};//// RAM read and write//always @(posedge clk)	if (ce && !we)		do_reg <= #1 mem[addr];	else if (ce && we)		mem[addr] <= #1 di;`endif	// !OR1200_ALTERA_LPM`endif	// !OR1200_XILINX_RAMB4_S16`endif	// !OR1200_VIRTUALSILICON_SSP`endif	// !OR1200_VIRAGE_SSP`endif  // !OR1200_AVANT_ATP`endif	// !OR1200_ARTISAN_SSPendmodule

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线一区二区三区四区五区| 国产精品狼人久久影院观看方式| 欧美日韩在线播| av电影在线观看完整版一区二区| 高清久久久久久| 国产suv精品一区二区6| 国产成人精品影院| 成人精品视频一区二区三区| 成人午夜av影视| 99精品桃花视频在线观看| 99v久久综合狠狠综合久久| caoporn国产精品| 91女神在线视频| 在线看不卡av| 欧美猛男gaygay网站| 777精品伊人久久久久大香线蕉| 欧美精品免费视频| 日韩欧美色综合| 久久久国产一区二区三区四区小说 | 亚洲色图视频网站| 亚洲精品久久7777| 五月婷婷久久综合| 日韩精品视频网| 国产一区二区三区在线观看免费| 国产精品一卡二| 99国产麻豆精品| 欧美精品少妇一区二区三区| 欧美成人精品高清在线播放| 国产清纯美女被跳蛋高潮一区二区久久w| 久久精品视频一区二区三区| 国产精品第五页| 午夜视频在线观看一区二区三区 | 日本电影欧美片| 欧美日本一区二区在线观看| 日韩美女视频在线| 欧美高清在线一区| 夜夜嗨av一区二区三区中文字幕 | 欧美久久一区二区| 欧美精品一区二区三区四区| 国产精品网曝门| 亚洲国产一区在线观看| 久久成人久久爱| 99精品视频在线播放观看| 51精品久久久久久久蜜臀| 国产日韩欧美高清| 亚洲国产日日夜夜| 国内国产精品久久| 色婷婷综合中文久久一本| 日韩一区二区三区视频在线观看 | 久色婷婷小香蕉久久| 91在线你懂得| 日韩一二三四区| 综合中文字幕亚洲| 久99久精品视频免费观看| 91网站最新地址| 精品国偷自产国产一区| 有坂深雪av一区二区精品| 国产揄拍国内精品对白| 色天天综合色天天久久| 精品国产乱码久久久久久影片| 亚洲男人天堂av| 韩国精品主播一区二区在线观看| 色94色欧美sute亚洲线路一ni| 精品日韩在线观看| 亚洲gay无套男同| 不卡影院免费观看| 精品久久一二三区| 亚洲成a人v欧美综合天堂| 成人免费视频caoporn| 欧美一区二区三区色| 亚洲精品日韩一| 国产91在线观看| 日韩美女主播在线视频一区二区三区| 夜色激情一区二区| 成人免费va视频| 久久久久久99久久久精品网站| 视频一区中文字幕| 91成人在线精品| 亚洲国产精华液网站w| 国产一区福利在线| 91精品国产欧美一区二区| 亚洲一区在线观看免费| 99久久精品国产一区二区三区| 26uuu精品一区二区三区四区在线| 午夜精品成人在线视频| 色婷婷国产精品久久包臀| 亚洲国产高清不卡| 国产盗摄视频一区二区三区| 欧美xxxx老人做受| 日本视频免费一区| 欧美精品tushy高清| 亚洲自拍另类综合| 欧美在线一二三| 亚洲伦理在线免费看| 91一区二区三区在线观看| 国产欧美日韩另类一区| 国产伦精品一区二区三区免费迷| 日韩亚洲欧美在线观看| 奇米综合一区二区三区精品视频| 欧美精品日韩一区| 日韩精品国产精品| 欧美一级黄色片| 日本sm残虐另类| 日韩欧美综合在线| 麻豆精品在线看| 欧美v国产在线一区二区三区| 日本亚洲电影天堂| 精品精品欲导航| 精品一区二区三区免费视频| 精品99999| 国产不卡视频一区二区三区| 国产精品久久久久三级| 成人高清视频在线观看| 亚洲欧美激情小说另类| 在线观看视频一区二区欧美日韩| 亚洲在线视频一区| 在线播放中文一区| 久久se精品一区精品二区| 精品国产91九色蝌蚪| 国产乱国产乱300精品| 中日韩av电影| 日本久久电影网| 午夜视频在线观看一区二区| 日韩一级大片在线| 国产白丝精品91爽爽久久| 专区另类欧美日韩| 欧美视频一区二区三区四区| 日韩国产欧美在线视频| 精品粉嫩超白一线天av| 成人激情黄色小说| 一区二区久久久| 日韩一区二区免费高清| 国产精品一级黄| 亚洲女人****多毛耸耸8| 欧美一区二区三区四区久久| 国产精品18久久久久久久久久久久| 中文字幕的久久| 欧美日韩夫妻久久| 国产福利一区在线| 一区二区三区四区国产精品| 欧美一区二区三区视频在线| 风间由美一区二区av101| 亚洲综合网站在线观看| www国产精品av| 色一情一乱一乱一91av| 久久综合综合久久综合| 中文字幕在线免费不卡| 欧美精品日韩一区| 成人av免费网站| 美日韩一区二区| 亚洲欧美综合色| 日韩欧美国产午夜精品| 99久久国产综合精品色伊| 奇米一区二区三区| 亚洲欧美一区二区视频| 7777精品伊人久久久大香线蕉| 国产成人av一区二区三区在线观看| 一区二区欧美在线观看| 国产亚洲女人久久久久毛片| 欧美午夜影院一区| 国产激情视频一区二区三区欧美 | 99综合电影在线视频| 午夜不卡在线视频| 国产精品视频线看| 日韩免费高清av| 91黄视频在线| 高清不卡一二三区| 捆绑变态av一区二区三区| 亚洲午夜影视影院在线观看| 国产欧美一区二区在线观看| 制服丝袜av成人在线看| 99riav久久精品riav| 黄色日韩网站视频| 日精品一区二区三区| 亚洲精品成人天堂一二三| 国产欧美精品一区二区色综合| 欧美放荡的少妇| 欧美亚洲尤物久久| av在线不卡电影| 高清成人在线观看| 国产综合久久久久久鬼色| 亚洲chinese男男1069| 亚洲精品国产a| 国产精品国产三级国产普通话99 | 精品欧美一区二区三区精品久久| 在线免费精品视频| av电影天堂一区二区在线| 国产精品一区二区三区四区 | 7878成人国产在线观看| 欧美综合色免费| 91一区二区三区在线观看| 成人免费视频网站在线观看| 国产精品亚洲人在线观看| 美女视频黄久久| 日韩精品乱码免费| 天天影视网天天综合色在线播放| 亚洲激情第一区| 亚洲欧洲综合另类| 尤物av一区二区| 亚洲自拍偷拍九九九|