亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cf_interleaver_9_8.vhd

?? interleaver即交織器
?? VHD
字號:
----  Copyright (c) 2003 Launchbird Design Systems, Inc.--  All rights reserved.--  --  Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:--    Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.--    Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.--  --  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,--  INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.--  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,--  OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;--  OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT--  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.--  --  --  Overview:--  --    Memory interleavers are often used in DSP for reordering continuous streaming data.--    The interleaver is comprised of two interleaving memories.  One memory loads and--    reorders data, while the other memory dumps the data to the output.--    Once loading and dumping of data are complete, the memories reverse roles.--    The dumping memory continuously cycles though the entire memory starting at address 0.--  --  Interface:--  --    Synchronization:--      clock_c  : Clock input.--  --    Inputs:--      swap_i   : Swap signal to interleave memories.  Pulse occurs one frame before the switch--                 and may coincide with the last input data.--      write_i  : Write enable for input data.--      addr_i   : Address for input data.--      data_i   : Input data.--  --    Outputs:--      sync_primary_o    : Output sync plus occurs one frame before data new dump.--      sync_secondary_o  : Secondary sync plus occurs one frame before data at address 0 is dumped.--      data_o            : Output data.--  --  Built In Parameters:--  --    Address Width  = 9--    Data Width     = 8--  --  --  --  --  Generated by Confluence 0.6.3  --  Launchbird Design Systems, Inc.  --  www.launchbird.com--  --  Build Date : Fri Aug 22 09:32:57 CDT 2003--  --  Interface--  --    Build Name    : cf_interleaver_9_8--    Clock Domains : clock_c  --    Vector Input  : swap_i(1)--    Vector Input  : write_i(1)--    Vector Input  : addr_i(9)--    Vector Input  : data_i(8)--    Vector Output : sync_primary_o(1)--    Vector Output : sync_secondary_o(1)--    Vector Output : data_o(8)--  --  --  library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_9_8_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_9_8_5;architecture rtl of cf_interleaver_9_8_5 issignal n1 : unsigned(1 downto 0);signal n2 : unsigned(1 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "00";n2 <= "10";n3 <= "01";n4 <= "1" when i5 = n1 else "0";n5 <= "1" when i5 = n2 else "0";n6 <= "1" when i5 = n3 else "0";n7 <= i2 when n6 = "1" else i1;n8 <= i3 when n5 = "1" else n7;n9 <= i4 when n4 = "1" else n8;o1 <= n9;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_9_8_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_9_8_4;architecture rtl of cf_interleaver_9_8_4 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(1 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "0";n2 <= "0";n3 <= "00";n4 <= "10";n5 <= "1" when i1 = n3 else "0";n6 <= "1" when i1 = n4 else "0";n7 <= n1 when n6 = "1" else n9;n8 <= n2 when n5 = "1" else n7;n9 <= "1";o1 <= n8;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_9_8_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_9_8_3;architecture rtl of cf_interleaver_9_8_3 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(0 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(1 downto 0);signal n6 : unsigned(0 downto 0) := "0";signal s7_1 : unsigned(0 downto 0);signal s8_1 : unsigned(0 downto 0);component cf_interleaver_9_8_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_9_8_5;component cf_interleaver_9_8_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_9_8_4;beginn1 <= "0";n2 <= "1";n3 <= "1";n4 <= "0";n5 <= i3 & n6;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n6 <= "0";    elsif i1 = "1" then      n6 <= s7_1;    end if;  end if;end process;s7 : cf_interleaver_9_8_5 port map (n1, n2, n3, n4, n5, s7_1);s8 : cf_interleaver_9_8_4 port map (n5, s8_1);o1 <= s8_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_9_8_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(8 downto 0);i6 : in  unsigned(7 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(7 downto 0));end entity cf_interleaver_9_8_2;architecture rtl of cf_interleaver_9_8_2 issignal n1 : unsigned(8 downto 0);signal n2 : unsigned(8 downto 0);signal n3 : unsigned(8 downto 0) := "000000000";signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0) := "0";signal n6 : unsigned(8 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(7 downto 0);signal n9a : unsigned(8 downto 0) := "000000000";type   n9mt is array (511 downto 0) of unsigned(7 downto 0);signal n9m : n9mt;signal n10 : unsigned(0 downto 0);signal n11 : unsigned(7 downto 0);signal n11a : unsigned(8 downto 0) := "000000000";type   n11mt is array (511 downto 0) of unsigned(7 downto 0);signal n11m : n11mt;signal n12 : unsigned(0 downto 0) := "0";signal n13 : unsigned(7 downto 0);signal s14_1 : unsigned(0 downto 0);component cf_interleaver_9_8_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_9_8_3;beginn1 <= "000000001";n2 <= n3 + n1;process (clock_c) begin  if rising_edge(clock_c) then    if i3 = "1" then      n3 <= "000000000";    elsif i1 = "1" then      n3 <= n2;    end if;  end if;end process;n4 <= not s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n5 <= "0";    elsif i1 = "1" then      n5 <= i3;    end if;  end if;end process;n6 <= "000000000";n7 <= "1" when n3 = n6 else "0";n8 <= i4 and n4;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n8 = "1" then        n9m(to_integer(i5)) <= i6;      end if;      n9a <= n3;    end if;  end if;end process;n9 <= n9m(to_integer(n9a));n10 <= i4 and s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n10 = "1" then        n11m(to_integer(i5)) <= i6;      end if;      n11a <= n3;    end if;  end if;end process;n11 <= n11m(to_integer(n11a));process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n12 <= "0";    elsif i1 = "1" then      n12 <= n4;    end if;  end if;end process;n13 <= n11 when n12 = "1" else n9;s14 : cf_interleaver_9_8_3 port map (clock_c, i1, i2, i3, s14_1);o3 <= n13;o2 <= n7;o1 <= n5;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_9_8_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(8 downto 0);i4 : in  unsigned(7 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(7 downto 0));end entity cf_interleaver_9_8_1;architecture rtl of cf_interleaver_9_8_1 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal s3_1 : unsigned(0 downto 0);signal s3_2 : unsigned(0 downto 0);signal s3_3 : unsigned(7 downto 0);component cf_interleaver_9_8_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(8 downto 0);i6 : in  unsigned(7 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(7 downto 0));end component cf_interleaver_9_8_2;beginn1 <= "1";n2 <= "0";s3 : cf_interleaver_9_8_2 port map (clock_c, n1, n2, i1, i2, i3, i4, s3_1, s3_2, s3_3);o3 <= s3_3;o2 <= s3_2;o1 <= s3_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_9_8 isport(signal clock_c : in std_logic;signal swap_i : in unsigned(0 downto 0);signal write_i : in unsigned(0 downto 0);signal addr_i : in unsigned(8 downto 0);signal data_i : in unsigned(7 downto 0);signal sync_primary_o : out unsigned(0 downto 0);signal sync_secondary_o : out unsigned(0 downto 0);signal data_o : out unsigned(7 downto 0));end entity cf_interleaver_9_8;architecture rtl of cf_interleaver_9_8 iscomponent cf_interleaver_9_8_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(8 downto 0);i4 : in  unsigned(7 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(7 downto 0));end component cf_interleaver_9_8_1;signal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(7 downto 0);begins1 : cf_interleaver_9_8_1 port map (clock_c, swap_i, write_i, addr_i, data_i, n1, n2, n3);sync_primary_o <= n1;sync_secondary_o <= n2;data_o <= n3;end architecture rtl;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品国产a| 成人午夜视频福利| 成人综合婷婷国产精品久久蜜臀 | jlzzjlzz亚洲日本少妇| 欧美日韩一区视频| 久久久久久97三级| 午夜精品一区二区三区三上悠亚 | 国产精品国产a| 日韩成人av影视| 91蜜桃网址入口| 久久综合五月天婷婷伊人| 午夜电影一区二区| 99re66热这里只有精品3直播 | 国产精品成人网| 激情成人综合网| 欧美日韩国产一二三| 亚洲人成7777| 波波电影院一区二区三区| 国产性色一区二区| 久久99久久久欧美国产| 欧美群妇大交群中文字幕| 亚洲三级在线观看| 99久久婷婷国产| 国产精品久久久久久妇女6080| 国内精品国产成人国产三级粉色| 717成人午夜免费福利电影| 一个色综合网站| 91蝌蚪porny| 综合av第一页| 91麻豆精东视频| 一区二区在线观看视频在线观看| 91免费看片在线观看| 最新热久久免费视频| 成人免费三级在线| 一区二区中文视频| 色综合久久88色综合天天| 亚洲图片你懂的| 91国偷自产一区二区开放时间 | 欧美专区亚洲专区| 亚洲午夜精品一区二区三区他趣| 在线观看一区日韩| 日日摸夜夜添夜夜添国产精品 | 欧美图片一区二区三区| 午夜欧美大尺度福利影院在线看| 欧美日韩国产另类一区| 蜜臀久久99精品久久久画质超高清| 91精品黄色片免费大全| 免费看日韩a级影片| 精品国产青草久久久久福利| 九色porny丨国产精品| 国产日产欧产精品推荐色| 成人av电影免费在线播放| 亚洲欧美日韩一区二区| 欧美三级电影在线看| 麻豆精品久久精品色综合| 精品国产不卡一区二区三区| 成人免费高清视频| 亚洲制服丝袜av| 精品粉嫩超白一线天av| 99久久婷婷国产| 美女mm1313爽爽久久久蜜臀| 国产午夜精品美女毛片视频| bt欧美亚洲午夜电影天堂| 亚洲在线视频免费观看| 精品免费日韩av| 91一区在线观看| 美女一区二区三区| 最新热久久免费视频| 日韩一区二区在线免费观看| 成人性视频免费网站| 天堂一区二区在线| 国产精品视频观看| 69堂成人精品免费视频| 丁香激情综合国产| 麻豆91在线观看| 亚洲欧美色一区| 久久综合九色综合97_久久久| 91激情在线视频| 国产乱人伦偷精品视频不卡| 亚洲va中文字幕| 国产精品乱子久久久久| 日韩视频中午一区| 在线视频一区二区三| 国产成人三级在线观看| 日本中文字幕一区| 亚洲免费av在线| 中文字幕av一区二区三区高| 91精品国产一区二区三区蜜臀| 成人动漫一区二区三区| 麻豆精品蜜桃视频网站| 亚洲国产wwwccc36天堂| 中文字幕日本乱码精品影院| 久久精品人人做人人爽人人| 欧美绝品在线观看成人午夜影视 | 国产一二三精品| 人禽交欧美网站| 午夜一区二区三区在线观看| 国产精品每日更新在线播放网址| 精品久久久网站| 在线综合+亚洲+欧美中文字幕| 日本久久一区二区三区| www.亚洲在线| 国产91丝袜在线播放| 韩国一区二区在线观看| 免费美女久久99| 日本不卡视频一二三区| 午夜久久电影网| 午夜不卡av在线| 亚洲高清久久久| 亚洲国产一区在线观看| 亚洲国产精品尤物yw在线观看| 夜夜精品视频一区二区| 亚洲女与黑人做爰| 一区二区三区免费| 亚洲一区二区在线视频| 一区二区三区成人在线视频| 亚洲最大成人综合| 一区二区三区四区国产精品| 亚洲麻豆国产自偷在线| 一区二区免费看| 丝袜美腿亚洲综合| 蜜臀av性久久久久蜜臀aⅴ| 蜜乳av一区二区三区| 久草中文综合在线| 国产福利精品一区二区| 丁香婷婷综合色啪| 成人黄色av电影| 色噜噜狠狠色综合欧洲selulu| 欧美综合一区二区三区| 欧美一区二区三区啪啪| 久久综合狠狠综合久久激情 | 337p亚洲精品色噜噜| 欧美一区二区视频网站| 精品国产一区久久| 国产精品久久久久久久久动漫| 亚洲精品日韩一| 视频一区视频二区中文字幕| 蜜臀av一区二区三区| 成人小视频免费在线观看| 91视频www| 在线观看91av| 国产人成亚洲第一网站在线播放| 日韩毛片一二三区| 天堂精品中文字幕在线| 国产福利不卡视频| 欧美色精品天天在线观看视频| 欧美一二三四在线| 亚洲色图一区二区三区| 老司机免费视频一区二区三区| 国产成人午夜视频| 3751色影院一区二区三区| 亚洲国产精品传媒在线观看| 一区二区高清免费观看影视大全 | 亚洲v日本v欧美v久久精品| 国产一区二区中文字幕| 色狠狠一区二区三区香蕉| 精品精品国产高清a毛片牛牛 | 精品国产亚洲在线| 一区二区三区欧美视频| 狠狠色狠狠色综合| 欧美日韩成人在线| 国产精品丝袜在线| 麻豆免费精品视频| 91精品办公室少妇高潮对白| 国产无人区一区二区三区| 五月开心婷婷久久| 91免费在线看| 日韩欧美二区三区| 亚洲国产精品欧美一二99| 成人av第一页| 久久看人人爽人人| 美女视频第一区二区三区免费观看网站| 99久久精品国产网站| 久久精品一区蜜桃臀影院| 日韩国产精品久久久久久亚洲| 91浏览器在线视频| 国产精品色在线观看| 久久超碰97人人做人人爱| 欧美视频一区在线观看| 18成人在线视频| 岛国精品一区二区| 2021国产精品久久精品| 蜜臂av日日欢夜夜爽一区| 3d成人h动漫网站入口| 亚洲一级不卡视频| 99久久精品久久久久久清纯| 国产欧美精品一区二区三区四区| 蜜臂av日日欢夜夜爽一区| 91精品麻豆日日躁夜夜躁| 亚洲与欧洲av电影| 91官网在线免费观看| 亚洲视频一区二区免费在线观看| 风间由美一区二区三区在线观看 | 日韩一级二级三级精品视频| 亚洲国产精品一区二区www在线| 欧美主播一区二区三区美女| 亚洲色欲色欲www| 色综合久久中文综合久久97| 中文字幕亚洲视频| 在线日韩av片|