亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cf_interleaver_8_32.vhd

?? interleaver即交織器
?? VHD
字號:
----  Copyright (c) 2003 Launchbird Design Systems, Inc.--  All rights reserved.--  --  Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:--    Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.--    Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.--  --  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,--  INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.--  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,--  OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;--  OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT--  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.--  --  --  Overview:--  --    Memory interleavers are often used in DSP for reordering continuous streaming data.--    The interleaver is comprised of two interleaving memories.  One memory loads and--    reorders data, while the other memory dumps the data to the output.--    Once loading and dumping of data are complete, the memories reverse roles.--    The dumping memory continuously cycles though the entire memory starting at address 0.--  --  Interface:--  --    Synchronization:--      clock_c  : Clock input.--  --    Inputs:--      swap_i   : Swap signal to interleave memories.  Pulse occurs one frame before the switch--                 and may coincide with the last input data.--      write_i  : Write enable for input data.--      addr_i   : Address for input data.--      data_i   : Input data.--  --    Outputs:--      sync_primary_o    : Output sync plus occurs one frame before data new dump.--      sync_secondary_o  : Secondary sync plus occurs one frame before data at address 0 is dumped.--      data_o            : Output data.--  --  Built In Parameters:--  --    Address Width  = 8--    Data Width     = 32--  --  --  --  --  Generated by Confluence 0.6.3  --  Launchbird Design Systems, Inc.  --  www.launchbird.com--  --  Build Date : Fri Aug 22 09:33:16 CDT 2003--  --  Interface--  --    Build Name    : cf_interleaver_8_32--    Clock Domains : clock_c  --    Vector Input  : swap_i(1)--    Vector Input  : write_i(1)--    Vector Input  : addr_i(8)--    Vector Input  : data_i(32)--    Vector Output : sync_primary_o(1)--    Vector Output : sync_secondary_o(1)--    Vector Output : data_o(32)--  --  --  library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_32_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_8_32_5;architecture rtl of cf_interleaver_8_32_5 issignal n1 : unsigned(1 downto 0);signal n2 : unsigned(1 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "00";n2 <= "10";n3 <= "01";n4 <= "1" when i5 = n1 else "0";n5 <= "1" when i5 = n2 else "0";n6 <= "1" when i5 = n3 else "0";n7 <= i2 when n6 = "1" else i1;n8 <= i3 when n5 = "1" else n7;n9 <= i4 when n4 = "1" else n8;o1 <= n9;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_32_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_8_32_4;architecture rtl of cf_interleaver_8_32_4 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(1 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "0";n2 <= "0";n3 <= "00";n4 <= "10";n5 <= "1" when i1 = n3 else "0";n6 <= "1" when i1 = n4 else "0";n7 <= n1 when n6 = "1" else n9;n8 <= n2 when n5 = "1" else n7;n9 <= "1";o1 <= n8;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_32_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_8_32_3;architecture rtl of cf_interleaver_8_32_3 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(0 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(1 downto 0);signal n6 : unsigned(0 downto 0) := "0";signal s7_1 : unsigned(0 downto 0);signal s8_1 : unsigned(0 downto 0);component cf_interleaver_8_32_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_8_32_5;component cf_interleaver_8_32_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_8_32_4;beginn1 <= "0";n2 <= "1";n3 <= "1";n4 <= "0";n5 <= i3 & n6;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n6 <= "0";    elsif i1 = "1" then      n6 <= s7_1;    end if;  end if;end process;s7 : cf_interleaver_8_32_5 port map (n1, n2, n3, n4, n5, s7_1);s8 : cf_interleaver_8_32_4 port map (n5, s8_1);o1 <= s8_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_32_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(7 downto 0);i6 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end entity cf_interleaver_8_32_2;architecture rtl of cf_interleaver_8_32_2 issignal n1 : unsigned(7 downto 0);signal n2 : unsigned(7 downto 0);signal n3 : unsigned(7 downto 0) := "00000000";signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0) := "0";signal n6 : unsigned(7 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(31 downto 0);signal n9a : unsigned(7 downto 0) := "00000000";type   n9mt is array (255 downto 0) of unsigned(31 downto 0);signal n9m : n9mt;signal n10 : unsigned(0 downto 0);signal n11 : unsigned(31 downto 0);signal n11a : unsigned(7 downto 0) := "00000000";type   n11mt is array (255 downto 0) of unsigned(31 downto 0);signal n11m : n11mt;signal n12 : unsigned(0 downto 0) := "0";signal n13 : unsigned(31 downto 0);signal s14_1 : unsigned(0 downto 0);component cf_interleaver_8_32_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_8_32_3;beginn1 <= "00000001";n2 <= n3 + n1;process (clock_c) begin  if rising_edge(clock_c) then    if i3 = "1" then      n3 <= "00000000";    elsif i1 = "1" then      n3 <= n2;    end if;  end if;end process;n4 <= not s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n5 <= "0";    elsif i1 = "1" then      n5 <= i3;    end if;  end if;end process;n6 <= "00000000";n7 <= "1" when n3 = n6 else "0";n8 <= i4 and n4;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n8 = "1" then        n9m(to_integer(i5)) <= i6;      end if;      n9a <= n3;    end if;  end if;end process;n9 <= n9m(to_integer(n9a));n10 <= i4 and s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n10 = "1" then        n11m(to_integer(i5)) <= i6;      end if;      n11a <= n3;    end if;  end if;end process;n11 <= n11m(to_integer(n11a));process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n12 <= "0";    elsif i1 = "1" then      n12 <= n4;    end if;  end if;end process;n13 <= n11 when n12 = "1" else n9;s14 : cf_interleaver_8_32_3 port map (clock_c, i1, i2, i3, s14_1);o3 <= n13;o2 <= n7;o1 <= n5;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_32_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(7 downto 0);i4 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end entity cf_interleaver_8_32_1;architecture rtl of cf_interleaver_8_32_1 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal s3_1 : unsigned(0 downto 0);signal s3_2 : unsigned(0 downto 0);signal s3_3 : unsigned(31 downto 0);component cf_interleaver_8_32_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(7 downto 0);i6 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end component cf_interleaver_8_32_2;beginn1 <= "1";n2 <= "0";s3 : cf_interleaver_8_32_2 port map (clock_c, n1, n2, i1, i2, i3, i4, s3_1, s3_2, s3_3);o3 <= s3_3;o2 <= s3_2;o1 <= s3_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_32 isport(signal clock_c : in std_logic;signal swap_i : in unsigned(0 downto 0);signal write_i : in unsigned(0 downto 0);signal addr_i : in unsigned(7 downto 0);signal data_i : in unsigned(31 downto 0);signal sync_primary_o : out unsigned(0 downto 0);signal sync_secondary_o : out unsigned(0 downto 0);signal data_o : out unsigned(31 downto 0));end entity cf_interleaver_8_32;architecture rtl of cf_interleaver_8_32 iscomponent cf_interleaver_8_32_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(7 downto 0);i4 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end component cf_interleaver_8_32_1;signal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(31 downto 0);begins1 : cf_interleaver_8_32_1 port map (clock_c, swap_i, write_i, addr_i, data_i, n1, n2, n3);sync_primary_o <= n1;sync_secondary_o <= n2;data_o <= n3;end architecture rtl;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品免费在线| 日本不卡在线视频| 91久久精品一区二区二区| 亚洲欧美偷拍另类a∨色屁股| 成人丝袜18视频在线观看| 国产精品全国免费观看高清| 成人动漫一区二区三区| 亚洲女同ⅹxx女同tv| 欧美日韩综合色| 免费观看91视频大全| 久久久久久久久蜜桃| 国产91高潮流白浆在线麻豆| 亚洲色图欧美偷拍| 制服丝袜国产精品| 国产宾馆实践打屁股91| 亚洲精品视频一区二区| 欧美一区三区二区| 成人性视频网站| 亚洲成人在线网站| 久久精品一区二区三区av| 色狠狠av一区二区三区| 麻豆精品视频在线观看视频| 国产精品欧美久久久久一区二区| 欧美在线观看视频一区二区三区| 久久国产生活片100| 亚洲人精品午夜| 欧美一区二区啪啪| 99精品久久只有精品| 免费在线成人网| 亚洲欧美乱综合| 精品少妇一区二区三区在线播放 | 欧美成人精品3d动漫h| 成人av在线资源| 久久精品999| 一区二区欧美视频| 国产精品全国免费观看高清| 欧美福利电影网| 不卡视频在线观看| 国产在线国偷精品免费看| 亚洲亚洲人成综合网络| 国产精品情趣视频| 精品国产亚洲在线| 欧美日韩一区二区在线观看| 国产成人精品亚洲午夜麻豆| 午夜精品国产更新| 亚洲欧美欧美一区二区三区| 国产午夜三级一区二区三| 日韩视频在线一区二区| 色综合久久99| 成人少妇影院yyyy| 国产精品综合一区二区三区| 日本一区中文字幕| av一二三不卡影片| 国产一区二区精品久久91| 日韩一区精品视频| 亚洲一卡二卡三卡四卡五卡| 国产精品乱人伦| 国产午夜精品一区二区三区嫩草 | 欧美日韩一区二区三区不卡| 成人av电影在线网| 国产成人亚洲综合a∨婷婷图片| 日韩精品福利网| 日韩中文欧美在线| 亚洲h在线观看| 亚洲成年人影院| 亚洲一区二区成人在线观看| 一区二区三区蜜桃| 亚洲乱码国产乱码精品精可以看| 国产精品第五页| 亚洲三级理论片| 亚洲免费观看高清| 亚洲日本乱码在线观看| 国产精品盗摄一区二区三区| 亚洲欧洲av在线| 亚洲欧美精品午睡沙发| 亚洲欧美日韩国产综合| 亚洲欧美另类小说| 一区二区三区四区中文字幕| 亚洲精品视频在线| 亚洲国产精品一区二区久久恐怖片 | 91影院在线观看| 一本一道综合狠狠老| 91在线观看美女| 91久久国产综合久久| 欧美特级限制片免费在线观看| 欧美日韩综合在线| 欧美一区午夜视频在线观看| 精品久久久久久久一区二区蜜臀| 久久只精品国产| 中文字幕第一区| 又紧又大又爽精品一区二区| 亚洲成人免费电影| 美女精品自拍一二三四| 国产麻豆成人传媒免费观看| 成人av网站在线| 欧美在线色视频| 日韩欧美中文字幕一区| 国产午夜精品一区二区三区四区| 国产精品久久久久久久久免费桃花 | 香蕉av福利精品导航| 日本vs亚洲vs韩国一区三区| 国产精品综合二区| 国产精品福利一区| 一区二区三区自拍| 久久99久久精品| av在线播放成人| 7777精品伊人久久久大香线蕉经典版下载 | 亚洲精品在线观看网站| 欧美高清一级片在线观看| 一区二区三区免费在线观看| 麻豆传媒一区二区三区| 成人app网站| 欧美一区二区三区系列电影| 国产蜜臀97一区二区三区| 亚洲国产成人porn| 国产乱对白刺激视频不卡| 在线观看日韩电影| 久久五月婷婷丁香社区| 洋洋av久久久久久久一区| 久久成人免费日本黄色| 色欧美日韩亚洲| 精品国产三级a在线观看| 亚洲欧洲日产国码二区| 看国产成人h片视频| 91在线国产福利| 精品对白一区国产伦| 一区二区三区小说| 成人激情午夜影院| 欧美精品一区二区三区蜜桃| 一区二区三区四区激情| 国产91精品精华液一区二区三区 | 成人午夜精品在线| 欧美一级欧美一级在线播放| 亚洲欧洲美洲综合色网| 激情都市一区二区| 欧美日韩国产美| 亚洲日本一区二区| 成人综合在线观看| 26uuuu精品一区二区| 日韩精品成人一区二区三区| 99精品视频在线播放观看| 久久久亚洲国产美女国产盗摄| 肉肉av福利一精品导航| 色综合久久综合网欧美综合网| 26uuu精品一区二区在线观看| 天天影视涩香欲综合网| 欧洲一区二区三区在线| 综合色中文字幕| jlzzjlzz欧美大全| 国产精品久久久久久久岛一牛影视| 精品一区二区国语对白| 欧美精品在线一区二区| 亚洲成av人片一区二区三区| 色综合天天天天做夜夜夜夜做| 国产欧美一区二区三区沐欲| 国产自产高清不卡| 久久综合久久久久88| 精品在线亚洲视频| 精品美女一区二区| 国产综合久久久久影院| 日韩精品91亚洲二区在线观看| 欧美体内she精高潮| 一区二区日韩av| 欧美三级中文字| 午夜成人免费视频| 717成人午夜免费福利电影| 五月天激情综合| 欧美一级在线观看| 国产一区三区三区| 中国色在线观看另类| heyzo一本久久综合| 亚洲欧洲国产日韩| 在线视频综合导航| 午夜精品一区二区三区免费视频| 欧美久久高跟鞋激| 激情综合色综合久久综合| 久久亚洲精精品中文字幕早川悠里| 麻豆国产91在线播放| 国产亚洲精久久久久久| 成人国产在线观看| 亚洲自拍欧美精品| 欧美一卡在线观看| 粉嫩绯色av一区二区在线观看| 中文字幕日韩一区二区| 色婷婷狠狠综合| 日韩有码一区二区三区| 久久久影院官网| 99国产一区二区三精品乱码| 亚洲综合色区另类av| 91精品国产免费| 国产精品911| 一区二区久久久| 精品欧美乱码久久久久久1区2区| 高清久久久久久| 亚洲成人自拍网| 久久婷婷成人综合色| 日本精品一级二级| 国内久久婷婷综合| 亚洲色图在线视频| 日韩欧美的一区|