亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cf_interleaver_8_64.vhd

?? interleaver即交織器
?? VHD
字號:
----  Copyright (c) 2003 Launchbird Design Systems, Inc.--  All rights reserved.--  --  Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:--    Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.--    Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.--  --  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,--  INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.--  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,--  OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;--  OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT--  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.--  --  --  Overview:--  --    Memory interleavers are often used in DSP for reordering continuous streaming data.--    The interleaver is comprised of two interleaving memories.  One memory loads and--    reorders data, while the other memory dumps the data to the output.--    Once loading and dumping of data are complete, the memories reverse roles.--    The dumping memory continuously cycles though the entire memory starting at address 0.--  --  Interface:--  --    Synchronization:--      clock_c  : Clock input.--  --    Inputs:--      swap_i   : Swap signal to interleave memories.  Pulse occurs one frame before the switch--                 and may coincide with the last input data.--      write_i  : Write enable for input data.--      addr_i   : Address for input data.--      data_i   : Input data.--  --    Outputs:--      sync_primary_o    : Output sync plus occurs one frame before data new dump.--      sync_secondary_o  : Secondary sync plus occurs one frame before data at address 0 is dumped.--      data_o            : Output data.--  --  Built In Parameters:--  --    Address Width  = 8--    Data Width     = 64--  --  --  --  --  Generated by Confluence 0.6.3  --  Launchbird Design Systems, Inc.  --  www.launchbird.com--  --  Build Date : Fri Aug 22 09:33:26 CDT 2003--  --  Interface--  --    Build Name    : cf_interleaver_8_64--    Clock Domains : clock_c  --    Vector Input  : swap_i(1)--    Vector Input  : write_i(1)--    Vector Input  : addr_i(8)--    Vector Input  : data_i(64)--    Vector Output : sync_primary_o(1)--    Vector Output : sync_secondary_o(1)--    Vector Output : data_o(64)--  --  --  library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_64_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_8_64_5;architecture rtl of cf_interleaver_8_64_5 issignal n1 : unsigned(1 downto 0);signal n2 : unsigned(1 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "00";n2 <= "10";n3 <= "01";n4 <= "1" when i5 = n1 else "0";n5 <= "1" when i5 = n2 else "0";n6 <= "1" when i5 = n3 else "0";n7 <= i2 when n6 = "1" else i1;n8 <= i3 when n5 = "1" else n7;n9 <= i4 when n4 = "1" else n8;o1 <= n9;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_64_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_8_64_4;architecture rtl of cf_interleaver_8_64_4 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(1 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "0";n2 <= "0";n3 <= "00";n4 <= "10";n5 <= "1" when i1 = n3 else "0";n6 <= "1" when i1 = n4 else "0";n7 <= n1 when n6 = "1" else n9;n8 <= n2 when n5 = "1" else n7;n9 <= "1";o1 <= n8;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_64_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_8_64_3;architecture rtl of cf_interleaver_8_64_3 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(0 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(1 downto 0);signal n6 : unsigned(0 downto 0) := "0";signal s7_1 : unsigned(0 downto 0);signal s8_1 : unsigned(0 downto 0);component cf_interleaver_8_64_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_8_64_5;component cf_interleaver_8_64_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_8_64_4;beginn1 <= "0";n2 <= "1";n3 <= "1";n4 <= "0";n5 <= i3 & n6;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n6 <= "0";    elsif i1 = "1" then      n6 <= s7_1;    end if;  end if;end process;s7 : cf_interleaver_8_64_5 port map (n1, n2, n3, n4, n5, s7_1);s8 : cf_interleaver_8_64_4 port map (n5, s8_1);o1 <= s8_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_64_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(7 downto 0);i6 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end entity cf_interleaver_8_64_2;architecture rtl of cf_interleaver_8_64_2 issignal n1 : unsigned(7 downto 0);signal n2 : unsigned(7 downto 0);signal n3 : unsigned(7 downto 0) := "00000000";signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0) := "0";signal n6 : unsigned(7 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(63 downto 0);signal n9a : unsigned(7 downto 0) := "00000000";type   n9mt is array (255 downto 0) of unsigned(63 downto 0);signal n9m : n9mt;signal n10 : unsigned(0 downto 0);signal n11 : unsigned(63 downto 0);signal n11a : unsigned(7 downto 0) := "00000000";type   n11mt is array (255 downto 0) of unsigned(63 downto 0);signal n11m : n11mt;signal n12 : unsigned(0 downto 0) := "0";signal n13 : unsigned(63 downto 0);signal s14_1 : unsigned(0 downto 0);component cf_interleaver_8_64_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_8_64_3;beginn1 <= "00000001";n2 <= n3 + n1;process (clock_c) begin  if rising_edge(clock_c) then    if i3 = "1" then      n3 <= "00000000";    elsif i1 = "1" then      n3 <= n2;    end if;  end if;end process;n4 <= not s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n5 <= "0";    elsif i1 = "1" then      n5 <= i3;    end if;  end if;end process;n6 <= "00000000";n7 <= "1" when n3 = n6 else "0";n8 <= i4 and n4;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n8 = "1" then        n9m(to_integer(i5)) <= i6;      end if;      n9a <= n3;    end if;  end if;end process;n9 <= n9m(to_integer(n9a));n10 <= i4 and s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n10 = "1" then        n11m(to_integer(i5)) <= i6;      end if;      n11a <= n3;    end if;  end if;end process;n11 <= n11m(to_integer(n11a));process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n12 <= "0";    elsif i1 = "1" then      n12 <= n4;    end if;  end if;end process;n13 <= n11 when n12 = "1" else n9;s14 : cf_interleaver_8_64_3 port map (clock_c, i1, i2, i3, s14_1);o3 <= n13;o2 <= n7;o1 <= n5;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_64_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(7 downto 0);i4 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end entity cf_interleaver_8_64_1;architecture rtl of cf_interleaver_8_64_1 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal s3_1 : unsigned(0 downto 0);signal s3_2 : unsigned(0 downto 0);signal s3_3 : unsigned(63 downto 0);component cf_interleaver_8_64_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(7 downto 0);i6 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end component cf_interleaver_8_64_2;beginn1 <= "1";n2 <= "0";s3 : cf_interleaver_8_64_2 port map (clock_c, n1, n2, i1, i2, i3, i4, s3_1, s3_2, s3_3);o3 <= s3_3;o2 <= s3_2;o1 <= s3_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_8_64 isport(signal clock_c : in std_logic;signal swap_i : in unsigned(0 downto 0);signal write_i : in unsigned(0 downto 0);signal addr_i : in unsigned(7 downto 0);signal data_i : in unsigned(63 downto 0);signal sync_primary_o : out unsigned(0 downto 0);signal sync_secondary_o : out unsigned(0 downto 0);signal data_o : out unsigned(63 downto 0));end entity cf_interleaver_8_64;architecture rtl of cf_interleaver_8_64 iscomponent cf_interleaver_8_64_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(7 downto 0);i4 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end component cf_interleaver_8_64_1;signal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(63 downto 0);begins1 : cf_interleaver_8_64_1 port map (clock_c, swap_i, write_i, addr_i, data_i, n1, n2, n3);sync_primary_o <= n1;sync_secondary_o <= n2;data_o <= n3;end architecture rtl;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品在线免费观看视频| 欧美一区二区三区在线观看| 欧美精品久久天天躁| 久久女同精品一区二区| 亚洲成人7777| 色狠狠av一区二区三区| 久久精品视频一区二区三区| 精品国产亚洲一区二区三区在线观看| 精品国一区二区三区| 亚洲一区二区三区爽爽爽爽爽 | 久久综合色8888| 亚洲女子a中天字幕| 国产白丝精品91爽爽久久| 91精品欧美一区二区三区综合在| 中文字幕精品三区| 日韩 欧美一区二区三区| 国产黄色精品视频| 成人午夜私人影院| 欧美丝袜第三区| 国产精品视频在线看| 日本午夜精品视频在线观看| 97se亚洲国产综合在线| 久久免费的精品国产v∧| 亚洲妇女屁股眼交7| 成人爽a毛片一区二区免费| 正在播放亚洲一区| 亚洲欧洲精品一区二区三区| 极品美女销魂一区二区三区 | 秋霞成人午夜伦在线观看| 成人黄色在线看| 精品日韩一区二区三区免费视频| 一区二区三区蜜桃| 99精品视频在线免费观看| 欧美一区二区日韩| 亚洲精品久久7777| 99精品久久免费看蜜臀剧情介绍| 欧美日韩国产首页在线观看| 日本一区二区三区电影| 经典一区二区三区| 欧美va亚洲va在线观看蝴蝶网| 亚洲国产日韩a在线播放性色| 99精品视频一区| 1区2区3区欧美| 成人教育av在线| 国产精品国产精品国产专区不蜜| 国内久久精品视频| 久久综合中文字幕| 国产精品一区2区| 日韩美女视频在线| 美腿丝袜亚洲三区| 日韩欧美亚洲国产另类| 日本强好片久久久久久aaa| 欧美日韩精品免费观看视频| 亚洲精品成人悠悠色影视| 91影视在线播放| 亚洲青青青在线视频| 色一情一乱一乱一91av| 亚洲欧美色一区| 在线精品视频免费观看| 日韩国产在线一| 欧美一区二区三区免费在线看| 视频在线观看91| 欧美mv和日韩mv的网站| 国产高清一区日本| 亚洲欧洲中文日韩久久av乱码| 色婷婷久久久综合中文字幕| 一区二区三区加勒比av| 在线播放欧美女士性生活| 日本欧美肥老太交大片| 久久精品欧美一区二区三区不卡| 美女视频一区在线观看| 精品国产一二三区| 国产一区二区三区香蕉| 国产精品美女久久久久aⅴ| 欧美三级在线看| 日韩电影在线观看一区| 久久久精品欧美丰满| 色综合久久66| 久久av资源站| 国产精品久久久久一区| 欧美日韩1区2区| 国产真实乱对白精彩久久| 国产精品白丝在线| 欧美日韩一级黄| 国产麻豆精品一区二区| 亚洲人成影院在线观看| 欧美精品在线视频| 国产毛片精品视频| 亚洲伊人色欲综合网| 欧美一区二区三区啪啪| 99久久er热在这里只有精品15 | 中文字幕一区二区不卡| 在线成人av影院| 99久久99久久精品国产片果冻 | 欧美日本一区二区在线观看| 国产乱码精品1区2区3区| 亚洲一区二区视频| 国产网红主播福利一区二区| 欧美性videosxxxxx| 成人性生交大片免费看视频在线| 亚洲影院理伦片| 国产精品国产自产拍高清av| 69av一区二区三区| 在线观看日韩毛片| 成人v精品蜜桃久久一区| 另类综合日韩欧美亚洲| 一区二区三区不卡视频在线观看| 精品国产露脸精彩对白| 欧美日韩一区高清| www.性欧美| 国产九色sp调教91| 麻豆国产精品官网| 亚洲国产综合在线| 亚洲蜜臀av乱码久久精品 | 久久久久99精品国产片| 日韩视频在线永久播放| 欧美日韩第一区日日骚| 色94色欧美sute亚洲线路二| 国产成人亚洲综合色影视| 极品尤物av久久免费看| 久久不见久久见免费视频1| 首页亚洲欧美制服丝腿| 一级女性全黄久久生活片免费| 国产精品剧情在线亚洲| 欧美精彩视频一区二区三区| 2020日本不卡一区二区视频| 日本福利一区二区| 成人av电影在线播放| 久久99久久99精品免视看婷婷| 丝袜亚洲精品中文字幕一区| 一区二区三区高清| 午夜亚洲福利老司机| 午夜伦欧美伦电影理论片| 亚洲成人精品影院| 五月激情丁香一区二区三区| 一区二区三区精品在线| 国产精品国模大尺度视频| 国产欧美中文在线| 欧美xfplay| 久久久久九九视频| 中国av一区二区三区| 亚洲欧洲av在线| 一区二区三区日本| 亚洲成人资源网| 奇米影视在线99精品| 亚洲18色成人| 韩国女主播一区| 成人91在线观看| 91黄视频在线| 正在播放亚洲一区| 久久久久久久免费视频了| 久久久久国产精品麻豆ai换脸| 国产精品天干天干在线综合| 中文字幕亚洲视频| 亚洲成人av一区| 精品一区二区在线播放| 成人精品免费看| 色婷婷综合久久久中文一区二区 | 青青草精品视频| 国产一区二区三区蝌蚪| 99热精品一区二区| 欧美日韩一区小说| 久久先锋资源网| 国产精品美女久久久久久2018| 亚洲一区av在线| 精品一区二区三区在线视频| 成人免费高清在线| 欧美日韩一区在线| 久久久久国产成人精品亚洲午夜| 综合网在线视频| 日本网站在线观看一区二区三区| 国产电影一区在线| 欧美日韩中文另类| 日本一区二区免费在线| 日韩成人精品在线| 91在线精品一区二区三区| 日韩精品一区二区三区视频在线观看| 国产精品国产成人国产三级| 日韩av午夜在线观看| 9人人澡人人爽人人精品| 日韩午夜在线播放| 一区二区高清免费观看影视大全| 久久精品国产一区二区三区免费看| 成人av网站免费| 精品剧情在线观看| 亚洲国产精品精华液网站| 成人看片黄a免费看在线| 欧美一区二区三区小说| 国产精品久久久久久久久动漫| 亚洲成人www| 色综合久久综合网97色综合| 欧美精品一区二区三区四区 | 久久蜜臀中文字幕| 首页国产欧美久久| 色呦呦国产精品| 国产精品天美传媒沈樵| 韩国中文字幕2020精品| 538prom精品视频线放| 国产色91在线| 高潮精品一区videoshd|