亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cf_interleaver_10_32.vhd

?? interleaver即交織器
?? VHD
字號:
----  Copyright (c) 2003 Launchbird Design Systems, Inc.--  All rights reserved.--  --  Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:--    Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.--    Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.--  --  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,--  INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.--  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,--  OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;--  OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT--  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.--  --  --  Overview:--  --    Memory interleavers are often used in DSP for reordering continuous streaming data.--    The interleaver is comprised of two interleaving memories.  One memory loads and--    reorders data, while the other memory dumps the data to the output.--    Once loading and dumping of data are complete, the memories reverse roles.--    The dumping memory continuously cycles though the entire memory starting at address 0.--  --  Interface:--  --    Synchronization:--      clock_c  : Clock input.--  --    Inputs:--      swap_i   : Swap signal to interleave memories.  Pulse occurs one frame before the switch--      write_i  : Write enable for input data.--      addr_i   : Address for input data.--      data_i   : Input data.--  --    Outputs:--      sync_primary_o    : Output sync plus occurs one frame before data new dump.--      sync_secondary_o  : Secondary sync plus occurs one frame before data at address 0 is dumped.--      data_o            : Output data.--  --  Built In Parameters:--  --    Address Width  = 10--    Data Width     = 32--  --  --  --  --  Generated by Confluence 0.6.3  --  Launchbird Design Systems, Inc.  --  www.launchbird.com--  --  Build Date : Fri Aug 22 09:33:19 CDT 2003--  --  Interface--  --    Build Name    : cf_interleaver_10_32--    Clock Domains : clock_c  --    Vector Input  : swap_i(1)--    Vector Input  : write_i(1)--    Vector Input  : addr_i(10)--    Vector Input  : data_i(32)--    Vector Output : sync_primary_o(1)--    Vector Output : sync_secondary_o(1)--    Vector Output : data_o(32)--  --  --  library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_32_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_10_32_5;architecture rtl of cf_interleaver_10_32_5 issignal n1 : unsigned(1 downto 0);signal n2 : unsigned(1 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "00";n2 <= "10";n3 <= "01";n4 <= "1" when i5 = n1 else "0";n5 <= "1" when i5 = n2 else "0";n6 <= "1" when i5 = n3 else "0";n7 <= i2 when n6 = "1" else i1;n8 <= i3 when n5 = "1" else n7;n9 <= i4 when n4 = "1" else n8;o1 <= n9;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_32_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_10_32_4;architecture rtl of cf_interleaver_10_32_4 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(1 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "0";n2 <= "0";n3 <= "00";n4 <= "10";n5 <= "1" when i1 = n3 else "0";n6 <= "1" when i1 = n4 else "0";n7 <= n1 when n6 = "1" else n9;n8 <= n2 when n5 = "1" else n7;n9 <= "1";o1 <= n8;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_32_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_10_32_3;architecture rtl of cf_interleaver_10_32_3 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(0 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(1 downto 0);signal n6 : unsigned(0 downto 0) := "0";signal s7_1 : unsigned(0 downto 0);signal s8_1 : unsigned(0 downto 0);component cf_interleaver_10_32_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_10_32_5;component cf_interleaver_10_32_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_10_32_4;beginn1 <= "0";n2 <= "1";n3 <= "1";n4 <= "0";n5 <= i3 & n6;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n6 <= "0";    elsif i1 = "1" then      n6 <= s7_1;    end if;  end if;end process;s7 : cf_interleaver_10_32_5 port map (n1, n2, n3, n4, n5, s7_1);s8 : cf_interleaver_10_32_4 port map (n5, s8_1);o1 <= s8_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_32_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(9 downto 0);i6 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end entity cf_interleaver_10_32_2;architecture rtl of cf_interleaver_10_32_2 issignal n1 : unsigned(9 downto 0);signal n2 : unsigned(9 downto 0);signal n3 : unsigned(9 downto 0) := "0000000000";signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0) := "0";signal n6 : unsigned(9 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(31 downto 0);signal n9a : unsigned(9 downto 0) := "0000000000";type   n9mt is array (1023 downto 0) of unsigned(31 downto 0);signal n9m : n9mt;signal n10 : unsigned(0 downto 0);signal n11 : unsigned(31 downto 0);signal n11a : unsigned(9 downto 0) := "0000000000";type   n11mt is array (1023 downto 0) of unsigned(31 downto 0);signal n11m : n11mt;signal n12 : unsigned(0 downto 0) := "0";signal n13 : unsigned(31 downto 0);signal s14_1 : unsigned(0 downto 0);component cf_interleaver_10_32_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_10_32_3;beginn1 <= "0000000001";n2 <= n3 + n1;process (clock_c) begin  if rising_edge(clock_c) then    if i3 = "1" then      n3 <= "0000000000";    elsif i1 = "1" then      n3 <= n2;    end if;  end if;end process;n4 <= not s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n5 <= "0";    elsif i1 = "1" then      n5 <= i3;    end if;  end if;end process;n6 <= "0000000000";n7 <= "1" when n3 = n6 else "0";n8 <= i4 and n4;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n8 = "1" then        n9m(to_integer(i5)) <= i6;      end if;      n9a <= n3;    end if;  end if;end process;n9 <= n9m(to_integer(n9a));n10 <= i4 and s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n10 = "1" then        n11m(to_integer(i5)) <= i6;      end if;      n11a <= n3;    end if;  end if;end process;n11 <= n11m(to_integer(n11a));process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n12 <= "0";    elsif i1 = "1" then      n12 <= n4;    end if;  end if;end process;n13 <= n11 when n12 = "1" else n9;s14 : cf_interleaver_10_32_3 port map (clock_c, i1, i2, i3, s14_1);o3 <= n13;o2 <= n7;o1 <= n5;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_32_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(9 downto 0);i4 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end entity cf_interleaver_10_32_1;architecture rtl of cf_interleaver_10_32_1 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal s3_1 : unsigned(0 downto 0);signal s3_2 : unsigned(0 downto 0);signal s3_3 : unsigned(31 downto 0);component cf_interleaver_10_32_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(9 downto 0);i6 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end component cf_interleaver_10_32_2;beginn1 <= "1";n2 <= "0";s3 : cf_interleaver_10_32_2 port map (clock_c, n1, n2, i1, i2, i3, i4, s3_1, s3_2, s3_3);o3 <= s3_3;o2 <= s3_2;o1 <= s3_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_32 isport(signal clock_c : in std_logic;signal swap_i : in unsigned(0 downto 0);signal write_i : in unsigned(0 downto 0);signal addr_i : in unsigned(9 downto 0);signal data_i : in unsigned(31 downto 0);signal sync_primary_o : out unsigned(0 downto 0);signal sync_secondary_o : out unsigned(0 downto 0);signal data_o : out unsigned(31 downto 0));end entity cf_interleaver_10_32;architecture rtl of cf_interleaver_10_32 iscomponent cf_interleaver_10_32_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(9 downto 0);i4 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end component cf_interleaver_10_32_1;signal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(31 downto 0);begins1 : cf_interleaver_10_32_1 port map (clock_c, swap_i, write_i, addr_i, data_i, n1, n2, n3);sync_primary_o <= n1;sync_secondary_o <= n2;data_o <= n3;end architecture rtl;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美你懂的| 七七婷婷婷婷精品国产| 国产精品视频一二| 久久久久久久久久久久久夜| 欧美一级夜夜爽| 欧美一区二区久久| 欧美一区二区三级| 日韩欧美一区二区在线视频| 日韩欧美一二三区| 欧美精品一区二区三区很污很色的 | 免费亚洲电影在线| 免费成人深夜小野草| 蜜臀国产一区二区三区在线播放| 免费在线观看一区| 国产一区二区在线观看免费| 国产寡妇亲子伦一区二区| 高清在线成人网| 99久久久免费精品国产一区二区| 97精品超碰一区二区三区| 91女厕偷拍女厕偷拍高清| 一本色道久久加勒比精品| 欧亚洲嫩模精品一区三区| 欧美电影一区二区三区| 日韩欧美国产wwwww| 国产亚洲一二三区| 亚洲欧美激情在线| 日韩国产在线观看一区| 国产电影精品久久禁18| gogogo免费视频观看亚洲一| 在线视频欧美区| 欧美一区二区不卡视频| 久久久久久久久久久电影| 国产精品美女久久福利网站| 亚洲一区二区三区不卡国产欧美 | 成年人网站91| 欧美亚洲综合另类| 精品久久久久久无| 综合色中文字幕| 手机精品视频在线观看| 国产剧情av麻豆香蕉精品| 91在线一区二区三区| 3d动漫精品啪啪1区2区免费| 国产亚洲1区2区3区| 亚洲国产成人tv| 国产成人在线影院| 欧美三级日本三级少妇99| xvideos.蜜桃一区二区| 亚洲精品国产精品乱码不99| 久久成人精品无人区| 99r精品视频| 欧美大片在线观看| 亚洲欧美一区二区三区久本道91| 免费在线观看一区| 色综合久久久久综合体桃花网| 日韩一级黄色片| 亚洲视频一区在线| 国产尤物一区二区| 欧美精品xxxxbbbb| 国产不卡高清在线观看视频| 色激情天天射综合网| 欧美电视剧免费观看| 亚洲免费av在线| 国产成人精品亚洲日本在线桃色| 欧美午夜在线一二页| 国产午夜精品一区二区| 婷婷一区二区三区| 色综合一区二区| 久久精品亚洲国产奇米99| 亚洲福利一二三区| 91女神在线视频| 欧美国产欧美综合| 精品亚洲porn| 51午夜精品国产| 一区二区三区91| 99视频超级精品| 国产欧美日产一区| 精品中文字幕一区二区| 欧美理论片在线| 亚洲综合久久久| 99视频精品在线| 亚洲国产激情av| 国产一区二区剧情av在线| 91精品国产高清一区二区三区| 一区二区在线观看免费视频播放| 国产成人夜色高潮福利影视| 亚洲精品一线二线三线无人区| 天天亚洲美女在线视频| 欧洲一区在线观看| 亚洲欧洲制服丝袜| 99久久99久久久精品齐齐| 国产女人18水真多18精品一级做| 久久成人免费网| 日韩欧美久久一区| 奇米精品一区二区三区在线观看 | 欧美一级xxx| 午夜av一区二区三区| 在线亚洲人成电影网站色www| 国产精品免费av| 国产·精品毛片| 国产精品亲子乱子伦xxxx裸| 国产激情偷乱视频一区二区三区| 精品福利在线导航| 狠狠色综合色综合网络| 欧美www视频| 国内精品伊人久久久久av影院| 欧美va日韩va| 国产一区二区在线观看免费| 26uuu久久综合| 国产精品资源网站| 久久久久久久精| 国产高清在线精品| 亚洲欧美一区二区视频| 99久久精品国产观看| 亚洲精品视频一区二区| 欧美丝袜自拍制服另类| 午夜精品一区二区三区免费视频| 欧美日产国产精品| 蜜桃av噜噜一区二区三区小说| 日韩欧美精品在线视频| 国产高清亚洲一区| 亚洲欧美在线视频| 欧美午夜精品免费| 麻豆国产91在线播放| 国产女人水真多18毛片18精品视频 | 国产成人aaaa| 国产精品美日韩| 91久久精品一区二区二区| 亚洲地区一二三色| 日韩精品一区二区三区老鸭窝| 激情久久五月天| 中文字幕在线一区二区三区| 91免费国产视频网站| 亚洲444eee在线观看| 精品人在线二区三区| 成人免费视频视频在线观看免费| 成人免费在线视频观看| 欧美性视频一区二区三区| 免费成人小视频| 国产精品传媒入口麻豆| 欧美午夜在线观看| 国产一区二区免费看| 亚洲天堂成人在线观看| 欧美日韩大陆在线| 国产精品1区2区3区在线观看| 亚洲女同女同女同女同女同69| 欧美色图第一页| 国产一区二区三区| 一区二区三区毛片| 日韩欧美一级片| 99久久99精品久久久久久| 日本91福利区| 国产精品久久久久久久久免费樱桃 | 久久精品久久久精品美女| 久久精品夜夜夜夜久久| 欧美亚洲国产怡红院影院| 国产在线乱码一区二区三区| 一区二区三区精品视频| 欧美大片一区二区三区| 91豆麻精品91久久久久久| 精品亚洲国产成人av制服丝袜| 亚洲精品国产一区二区三区四区在线| 日韩午夜三级在线| 91麻豆国产在线观看| 久久av中文字幕片| 一二三区精品视频| 久久精品亚洲乱码伦伦中文| 欧美日韩国产精品自在自线| av亚洲精华国产精华| 看电视剧不卡顿的网站| 亚洲一二三四在线| 欧美国产乱子伦| 欧美成人一区二区| 欧美三级在线视频| av成人免费在线| 国内精品久久久久影院色| 亚洲成人综合网站| 国产精品灌醉下药二区| 精品国产精品一区二区夜夜嗨| 欧美色图12p| 91免费看`日韩一区二区| 国产不卡视频在线观看| 久久99精品国产.久久久久| 亚洲二区在线观看| 亚洲同性gay激情无套| 国产精品美女久久久久久久网站| 日韩天堂在线观看| 欧美三级视频在线| 欧美亚洲综合在线| 91福利视频在线| 99久久久久免费精品国产| 成人免费高清视频| 国产成人在线电影| 国产一区二区福利| 黄一区二区三区| 蜜臀av性久久久久av蜜臀妖精| 亚洲成人动漫在线观看| 亚洲高清视频的网址| 亚洲国产精品久久艾草纯爱 | 国产在线国偷精品免费看| 免费高清视频精品|