亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? cf_interleaver_6_32.vhd

?? interleaver即交織器
?? VHD
字號(hào):
----  Copyright (c) 2003 Launchbird Design Systems, Inc.--  All rights reserved.--  --  Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:--    Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.--    Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.--  --  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,--  INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.--  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,--  OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;--  OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT--  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.--  --  --  Overview:--  --    Memory interleavers are often used in DSP for reordering continuous streaming data.--    The interleaver is comprised of two interleaving memories.  One memory loads and--    reorders data, while the other memory dumps the data to the output.--    Once loading and dumping of data are complete, the memories reverse roles.--    The dumping memory continuously cycles though the entire memory starting at address 0.--  --  Interface:--  --    Synchronization:--      clock_c  : Clock input.--  --    Inputs:--      swap_i   : Swap signal to interleave memories.  Pulse occurs one frame before the switch--                 and may coincide with the last input data.--      write_i  : Write enable for input data.--      addr_i   : Address for input data.--      data_i   : Input data.--  --    Outputs:--      sync_primary_o    : Output sync plus occurs one frame before data new dump.--      sync_secondary_o  : Secondary sync plus occurs one frame before data at address 0 is dumped.--      data_o            : Output data.--  --  Built In Parameters:--  --    Address Width  = 6--    Data Width     = 32--  --  --  --  --  Generated by Confluence 0.6.3  --  Launchbird Design Systems, Inc.  --  www.launchbird.com--  --  Build Date : Fri Aug 22 09:33:12 CDT 2003--  --  Interface--  --    Build Name    : cf_interleaver_6_32--    Clock Domains : clock_c  --    Vector Input  : swap_i(1)--    Vector Input  : write_i(1)--    Vector Input  : addr_i(6)--    Vector Input  : data_i(32)--    Vector Output : sync_primary_o(1)--    Vector Output : sync_secondary_o(1)--    Vector Output : data_o(32)--  --  --  library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_6_32_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_6_32_5;architecture rtl of cf_interleaver_6_32_5 issignal n1 : unsigned(1 downto 0);signal n2 : unsigned(1 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "00";n2 <= "10";n3 <= "01";n4 <= "1" when i5 = n1 else "0";n5 <= "1" when i5 = n2 else "0";n6 <= "1" when i5 = n3 else "0";n7 <= i2 when n6 = "1" else i1;n8 <= i3 when n5 = "1" else n7;n9 <= i4 when n4 = "1" else n8;o1 <= n9;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_6_32_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_6_32_4;architecture rtl of cf_interleaver_6_32_4 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(1 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "0";n2 <= "0";n3 <= "00";n4 <= "10";n5 <= "1" when i1 = n3 else "0";n6 <= "1" when i1 = n4 else "0";n7 <= n1 when n6 = "1" else n9;n8 <= n2 when n5 = "1" else n7;n9 <= "1";o1 <= n8;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_6_32_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_6_32_3;architecture rtl of cf_interleaver_6_32_3 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(0 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(1 downto 0);signal n6 : unsigned(0 downto 0) := "0";signal s7_1 : unsigned(0 downto 0);signal s8_1 : unsigned(0 downto 0);component cf_interleaver_6_32_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_6_32_5;component cf_interleaver_6_32_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_6_32_4;beginn1 <= "0";n2 <= "1";n3 <= "1";n4 <= "0";n5 <= i3 & n6;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n6 <= "0";    elsif i1 = "1" then      n6 <= s7_1;    end if;  end if;end process;s7 : cf_interleaver_6_32_5 port map (n1, n2, n3, n4, n5, s7_1);s8 : cf_interleaver_6_32_4 port map (n5, s8_1);o1 <= s8_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_6_32_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(5 downto 0);i6 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end entity cf_interleaver_6_32_2;architecture rtl of cf_interleaver_6_32_2 issignal n1 : unsigned(5 downto 0);signal n2 : unsigned(5 downto 0);signal n3 : unsigned(5 downto 0) := "000000";signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0) := "0";signal n6 : unsigned(5 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(31 downto 0);signal n9a : unsigned(5 downto 0) := "000000";type   n9mt is array (63 downto 0) of unsigned(31 downto 0);signal n9m : n9mt;signal n10 : unsigned(0 downto 0);signal n11 : unsigned(31 downto 0);signal n11a : unsigned(5 downto 0) := "000000";type   n11mt is array (63 downto 0) of unsigned(31 downto 0);signal n11m : n11mt;signal n12 : unsigned(0 downto 0) := "0";signal n13 : unsigned(31 downto 0);signal s14_1 : unsigned(0 downto 0);component cf_interleaver_6_32_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_6_32_3;beginn1 <= "000001";n2 <= n3 + n1;process (clock_c) begin  if rising_edge(clock_c) then    if i3 = "1" then      n3 <= "000000";    elsif i1 = "1" then      n3 <= n2;    end if;  end if;end process;n4 <= not s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n5 <= "0";    elsif i1 = "1" then      n5 <= i3;    end if;  end if;end process;n6 <= "000000";n7 <= "1" when n3 = n6 else "0";n8 <= i4 and n4;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n8 = "1" then        n9m(to_integer(i5)) <= i6;      end if;      n9a <= n3;    end if;  end if;end process;n9 <= n9m(to_integer(n9a));n10 <= i4 and s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n10 = "1" then        n11m(to_integer(i5)) <= i6;      end if;      n11a <= n3;    end if;  end if;end process;n11 <= n11m(to_integer(n11a));process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n12 <= "0";    elsif i1 = "1" then      n12 <= n4;    end if;  end if;end process;n13 <= n11 when n12 = "1" else n9;s14 : cf_interleaver_6_32_3 port map (clock_c, i1, i2, i3, s14_1);o3 <= n13;o2 <= n7;o1 <= n5;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_6_32_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(5 downto 0);i4 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end entity cf_interleaver_6_32_1;architecture rtl of cf_interleaver_6_32_1 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal s3_1 : unsigned(0 downto 0);signal s3_2 : unsigned(0 downto 0);signal s3_3 : unsigned(31 downto 0);component cf_interleaver_6_32_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(5 downto 0);i6 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end component cf_interleaver_6_32_2;beginn1 <= "1";n2 <= "0";s3 : cf_interleaver_6_32_2 port map (clock_c, n1, n2, i1, i2, i3, i4, s3_1, s3_2, s3_3);o3 <= s3_3;o2 <= s3_2;o1 <= s3_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_6_32 isport(signal clock_c : in std_logic;signal swap_i : in unsigned(0 downto 0);signal write_i : in unsigned(0 downto 0);signal addr_i : in unsigned(5 downto 0);signal data_i : in unsigned(31 downto 0);signal sync_primary_o : out unsigned(0 downto 0);signal sync_secondary_o : out unsigned(0 downto 0);signal data_o : out unsigned(31 downto 0));end entity cf_interleaver_6_32;architecture rtl of cf_interleaver_6_32 iscomponent cf_interleaver_6_32_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(5 downto 0);i4 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end component cf_interleaver_6_32_1;signal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(31 downto 0);begins1 : cf_interleaver_6_32_1 port map (clock_c, swap_i, write_i, addr_i, data_i, n1, n2, n3);sync_primary_o <= n1;sync_secondary_o <= n2;data_o <= n3;end architecture rtl;

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色综合网站在线| 18欧美乱大交hd1984| 日韩欧美视频在线| 2023国产精品自拍| 久久精品一区二区三区不卡牛牛| 日韩欧美国产1| 久久久综合激的五月天| 亚洲精品视频自拍| 日韩福利电影在线| 顶级嫩模精品视频在线看| 91视视频在线观看入口直接观看www | 国产精品一区二区男女羞羞无遮挡 | 精品国产一区a| 亚洲国产精品99久久久久久久久| 中文字幕免费不卡| 石原莉奈在线亚洲三区| 国产麻豆视频精品| 一本久久综合亚洲鲁鲁五月天 | 亚洲一区二区三区爽爽爽爽爽| 三级欧美在线一区| 国产a久久麻豆| 欧美日韩一本到| 中文字幕一区在线观看| 日韩电影在线观看一区| 懂色av中文一区二区三区| 91久久精品一区二区三| 精品久久五月天| 亚洲一卡二卡三卡四卡无卡久久 | 亚洲欧洲中文日韩久久av乱码| 免费在线观看成人| 91论坛在线播放| 精品乱人伦小说| 香蕉av福利精品导航| 国产91精品在线观看| 欧美日韩mp4| 亚洲国产欧美日韩另类综合 | 99vv1com这只有精品| 久久蜜桃av一区精品变态类天堂 | 91精品免费观看| 亚洲国产精品精华液网站| 成人黄色片在线观看| 国产偷国产偷亚洲高清人白洁 | 99热精品一区二区| 亚洲欧美在线高清| 色综合一个色综合| 亚洲国产精品久久人人爱| 欧美日韩国产经典色站一区二区三区| 亚洲影院在线观看| 日韩一区二区三区在线观看| 蜜臀av性久久久久蜜臀aⅴ| 精品av综合导航| 成人精品一区二区三区中文字幕| 中文字幕在线观看一区| 欧美综合久久久| 美女一区二区视频| 欧美精彩视频一区二区三区| 色av成人天堂桃色av| 午夜久久久影院| 国产精品毛片无遮挡高清| 日本道精品一区二区三区| 久久99蜜桃精品| 亚洲精品国产a久久久久久 | 一区二区三区影院| 日韩欧美亚洲国产另类| 一本大道久久a久久精品综合| 亚洲成人av资源| 国产午夜亚洲精品羞羞网站| 欧美偷拍一区二区| proumb性欧美在线观看| 丝瓜av网站精品一区二区| 久久精品国产亚洲5555| 专区另类欧美日韩| 激情五月婷婷综合| www..com久久爱| 国产一区在线视频| 午夜欧美视频在线观看| 亚洲摸摸操操av| 国产精品天美传媒| 日韩精品一区二区在线| 欧美午夜在线一二页| 91视频国产资源| av电影在线观看完整版一区二区| 另类小说图片综合网| 日韩国产精品91| 亚洲国产aⅴ成人精品无吗| 亚洲精品国产a| 1区2区3区欧美| 最新不卡av在线| 中文字幕永久在线不卡| 日韩理论片在线| 中文字幕乱码日本亚洲一区二区| 久久亚洲综合色| www激情久久| 国产精品乱人伦| 国产精品视频免费| 亚洲色图欧美在线| 一区二区欧美精品| 亚洲成人久久影院| 亚洲大片免费看| 日韩成人一级片| 久久国产生活片100| 丁香五精品蜜臀久久久久99网站| 福利一区福利二区| 99免费精品视频| 欧美日韩国产一区二区三区地区| 欧美日韩久久一区| 精品国偷自产国产一区| 国产精品另类一区| 一级特黄大欧美久久久| 久99久精品视频免费观看| 国产美女一区二区三区| 99riav一区二区三区| 欧美日韩一区二区三区免费看| 日韩欧美你懂的| 国产精品美女久久福利网站| 亚洲亚洲精品在线观看| 国产一区二区三区免费在线观看| 成人av在线影院| 欧美一区二区在线视频| 中文字幕第一页久久| 亚洲高清免费在线| 懂色av一区二区在线播放| 欧美日韩国产高清一区二区| 亚洲国产精品传媒在线观看| 天天色综合天天| 99久久久国产精品免费蜜臀| 日韩欧美亚洲国产另类| 亚洲精品久久7777| 国产传媒欧美日韩成人| 欧美日韩国产首页在线观看| 中文字幕一区二区三区四区| 免费在线观看日韩欧美| 精品视频一区二区不卡| 综合久久给合久久狠狠狠97色| 久草精品在线观看| 欧美一区二区三区视频免费播放| 综合久久久久久久| 成人免费av资源| 久久九九久久九九| 国产一区二区三区电影在线观看| 欧美精品高清视频| 亚洲成人激情综合网| 色婷婷综合久久久| 亚洲免费在线观看视频| 99久久免费国产| 亚洲精品日韩专区silk| 一本色道久久综合狠狠躁的推荐| 亚洲视频你懂的| 91首页免费视频| 亚洲成av人影院在线观看网| 在线观看www91| 视频一区二区不卡| 欧美成人精品3d动漫h| 国产美女在线精品| 国产精品久久久一本精品| 成人午夜碰碰视频| 日韩毛片在线免费观看| 99v久久综合狠狠综合久久| 亚洲精品成人悠悠色影视| 欧美在线观看一二区| 日韩国产精品大片| 国产欧美一区二区三区在线老狼| 99视频国产精品| 亚洲一区二区成人在线观看| 日韩美女视频一区二区在线观看| 美脚の诱脚舐め脚责91 | 日韩精品成人一区二区三区| 欧美一级在线免费| 国产91在线|亚洲| 五月天网站亚洲| 国产精品久久看| 欧美日本一区二区在线观看| 国产精品亚洲一区二区三区在线| 自拍偷拍亚洲综合| 欧美久久久久免费| 成人免费毛片嘿嘿连载视频| 亚洲午夜羞羞片| 国产精品久久久久久久久免费桃花| 色8久久精品久久久久久蜜| 日韩在线卡一卡二| 亚洲日本青草视频在线怡红院| 日韩欧美第一区| 欧美性欧美巨大黑白大战| 国产成人在线看| 美女视频黄 久久| 午夜久久福利影院| 亚洲天堂精品视频| 日本一区二区三区dvd视频在线| 日韩一区二区高清| 欧美裸体一区二区三区| 色综合天天性综合| 国产电影精品久久禁18| 国内精品国产成人| 极品少妇xxxx偷拍精品少妇| 亚洲综合色在线| 亚洲猫色日本管| 亚洲中国最大av网站| 亚洲激情图片一区| 亚洲欧洲日韩av| 亚洲精品欧美专区|