亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? cf_interleaver_12_32.vhd

?? interleaver即交織器
?? VHD
字號(hào):
----  Copyright (c) 2003 Launchbird Design Systems, Inc.--  All rights reserved.--  --  Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:--    Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.--    Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.--  --  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,--  INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.--  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,--  OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;--  OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT--  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.--  --  --  Overview:--  --    Memory interleavers are often used in DSP for reordering continuous streaming data.--    The interleaver is comprised of two interleaving memories.  One memory loads and--    reorders data, while the other memory dumps the data to the output.--    Once loading and dumping of data are complete, the memories reverse roles.--    The dumping memory continuously cycles though the entire memory starting at address 0.--  --  Interface:--  --    Synchronization:--      clock_c  : Clock input.--  --    Inputs:--      swap_i   : Swap signal to interleave memories.  Pulse occurs one frame before the switch--                 and may coincide with the last input data.--      write_i  : Write enable for input data.--      addr_i   : Address for input data.--      data_i   : Input data.--  --    Outputs:--      sync_primary_o    : Output sync plus occurs one frame before data new dump.--      sync_secondary_o  : Secondary sync plus occurs one frame before data at address 0 is dumped.--      data_o            : Output data.--  --  Built In Parameters:--  --    Address Width  = 12--    Data Width     = 32--  --  --  --  --  Generated by Confluence 0.6.3  --  Launchbird Design Systems, Inc.  --  www.launchbird.com--  --  Build Date : Fri Aug 22 09:33:22 CDT 2003--  --  Interface--  --    Build Name    : cf_interleaver_12_32--    Clock Domains : clock_c  --    Vector Input  : swap_i(1)--    Vector Input  : write_i(1)--    Vector Input  : addr_i(12)--    Vector Input  : data_i(32)--    Vector Output : sync_primary_o(1)--    Vector Output : sync_secondary_o(1)--    Vector Output : data_o(32)--  --  --  library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_32_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_12_32_5;architecture rtl of cf_interleaver_12_32_5 issignal n1 : unsigned(1 downto 0);signal n2 : unsigned(1 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "00";n2 <= "10";n3 <= "01";n4 <= "1" when i5 = n1 else "0";n5 <= "1" when i5 = n2 else "0";n6 <= "1" when i5 = n3 else "0";n7 <= i2 when n6 = "1" else i1;n8 <= i3 when n5 = "1" else n7;n9 <= i4 when n4 = "1" else n8;o1 <= n9;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_32_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_12_32_4;architecture rtl of cf_interleaver_12_32_4 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(1 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "0";n2 <= "0";n3 <= "00";n4 <= "10";n5 <= "1" when i1 = n3 else "0";n6 <= "1" when i1 = n4 else "0";n7 <= n1 when n6 = "1" else n9;n8 <= n2 when n5 = "1" else n7;n9 <= "1";o1 <= n8;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_32_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_12_32_3;architecture rtl of cf_interleaver_12_32_3 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(0 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(1 downto 0);signal n6 : unsigned(0 downto 0) := "0";signal s7_1 : unsigned(0 downto 0);signal s8_1 : unsigned(0 downto 0);component cf_interleaver_12_32_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_12_32_5;component cf_interleaver_12_32_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_12_32_4;beginn1 <= "0";n2 <= "1";n3 <= "1";n4 <= "0";n5 <= i3 & n6;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n6 <= "0";    elsif i1 = "1" then      n6 <= s7_1;    end if;  end if;end process;s7 : cf_interleaver_12_32_5 port map (n1, n2, n3, n4, n5, s7_1);s8 : cf_interleaver_12_32_4 port map (n5, s8_1);o1 <= s8_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_32_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(11 downto 0);i6 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end entity cf_interleaver_12_32_2;architecture rtl of cf_interleaver_12_32_2 issignal n1 : unsigned(11 downto 0);signal n2 : unsigned(11 downto 0);signal n3 : unsigned(11 downto 0) := "000000000000";signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0) := "0";signal n6 : unsigned(11 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(31 downto 0);signal n9a : unsigned(11 downto 0) := "000000000000";type   n9mt is array (4095 downto 0) of unsigned(31 downto 0);signal n9m : n9mt;signal n10 : unsigned(0 downto 0);signal n11 : unsigned(31 downto 0);signal n11a : unsigned(11 downto 0) := "000000000000";type   n11mt is array (4095 downto 0) of unsigned(31 downto 0);signal n11m : n11mt;signal n12 : unsigned(0 downto 0) := "0";signal n13 : unsigned(31 downto 0);signal s14_1 : unsigned(0 downto 0);component cf_interleaver_12_32_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_12_32_3;beginn1 <= "000000000001";n2 <= n3 + n1;process (clock_c) begin  if rising_edge(clock_c) then    if i3 = "1" then      n3 <= "000000000000";    elsif i1 = "1" then      n3 <= n2;    end if;  end if;end process;n4 <= not s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n5 <= "0";    elsif i1 = "1" then      n5 <= i3;    end if;  end if;end process;n6 <= "000000000000";n7 <= "1" when n3 = n6 else "0";n8 <= i4 and n4;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n8 = "1" then        n9m(to_integer(i5)) <= i6;      end if;      n9a <= n3;    end if;  end if;end process;n9 <= n9m(to_integer(n9a));n10 <= i4 and s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n10 = "1" then        n11m(to_integer(i5)) <= i6;      end if;      n11a <= n3;    end if;  end if;end process;n11 <= n11m(to_integer(n11a));process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n12 <= "0";    elsif i1 = "1" then      n12 <= n4;    end if;  end if;end process;n13 <= n11 when n12 = "1" else n9;s14 : cf_interleaver_12_32_3 port map (clock_c, i1, i2, i3, s14_1);o3 <= n13;o2 <= n7;o1 <= n5;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_32_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(11 downto 0);i4 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end entity cf_interleaver_12_32_1;architecture rtl of cf_interleaver_12_32_1 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal s3_1 : unsigned(0 downto 0);signal s3_2 : unsigned(0 downto 0);signal s3_3 : unsigned(31 downto 0);component cf_interleaver_12_32_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(11 downto 0);i6 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end component cf_interleaver_12_32_2;beginn1 <= "1";n2 <= "0";s3 : cf_interleaver_12_32_2 port map (clock_c, n1, n2, i1, i2, i3, i4, s3_1, s3_2, s3_3);o3 <= s3_3;o2 <= s3_2;o1 <= s3_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_32 isport(signal clock_c : in std_logic;signal swap_i : in unsigned(0 downto 0);signal write_i : in unsigned(0 downto 0);signal addr_i : in unsigned(11 downto 0);signal data_i : in unsigned(31 downto 0);signal sync_primary_o : out unsigned(0 downto 0);signal sync_secondary_o : out unsigned(0 downto 0);signal data_o : out unsigned(31 downto 0));end entity cf_interleaver_12_32;architecture rtl of cf_interleaver_12_32 iscomponent cf_interleaver_12_32_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(11 downto 0);i4 : in  unsigned(31 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(31 downto 0));end component cf_interleaver_12_32_1;signal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(31 downto 0);begins1 : cf_interleaver_12_32_1 port map (clock_c, swap_i, write_i, addr_i, data_i, n1, n2, n3);sync_primary_o <= n1;sync_secondary_o <= n2;data_o <= n3;end architecture rtl;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
99re66热这里只有精品3直播| 欧美成人猛片aaaaaaa| 欧美疯狂做受xxxx富婆| 久久中文字幕电影| 一区二区日韩av| 国产精品影视在线观看| 欧美三级中文字| 国产精品白丝在线| 国产在线一区观看| 8v天堂国产在线一区二区| 国产精品久久久久久久久搜平片 | 国产精品你懂的| 蜜桃精品在线观看| 欧美人动与zoxxxx乱| 亚洲欧美激情插| 成人午夜又粗又硬又大| 欧美不卡一二三| 成人激情综合网站| 久久久久青草大香线综合精品| 欧美在线小视频| 日韩一区精品字幕| 久久蜜桃av一区二区天堂| 成人午夜大片免费观看| 一区二区三区四区国产精品| 欧美日韩国产一级片| 国产一区二区三区美女| 亚洲日本在线a| 日韩欧美一区中文| 99久久精品一区二区| 亚洲成人www| 国产欧美一区二区精品婷婷 | 色婷婷av一区二区三区之一色屋| 午夜欧美一区二区三区在线播放| 久久久国产精品麻豆| 欧美自拍偷拍午夜视频| 国产风韵犹存在线视精品| 亚洲一区二区美女| 国产日韩视频一区二区三区| 欧美午夜精品一区二区蜜桃| 国产精品影音先锋| 视频一区二区三区在线| 亚洲视频狠狠干| 久久夜色精品国产欧美乱极品| 91搞黄在线观看| 国产一区二区三区在线看麻豆| 樱花影视一区二区| 2021国产精品久久精品| 欧美高清www午色夜在线视频| 成人理论电影网| 蜜臀av在线播放一区二区三区| 亚洲同性gay激情无套| 欧美精品一区二区不卡| 欧美老年两性高潮| 日本道免费精品一区二区三区| 国产乱码精品一区二区三区忘忧草| 五月综合激情网| 亚洲男同性恋视频| 国产精品久久久久影院色老大 | 亚洲精品一区二区三区蜜桃下载 | 精品少妇一区二区三区免费观看| 色域天天综合网| 成人高清视频在线| 国产一区二区三区日韩| 蜜臀av一区二区在线免费观看| 亚洲第一电影网| 亚洲精品美国一| 中文字幕亚洲视频| 中文字幕一区二区三区视频| 欧美—级在线免费片| 国产日韩亚洲欧美综合| 国产日韩欧美精品综合| 久久婷婷国产综合精品青草| 精品国精品国产尤物美女| 欧美一区二区精美| 欧美一级xxx| 日韩视频一区二区在线观看| 91麻豆精品国产自产在线 | 国产精品电影一区二区| 国产精品免费视频网站| 中文字幕精品一区二区精品绿巨人 | www.成人网.com| 成年人网站91| 97精品久久久午夜一区二区三区 | 亚洲一区二区三区三| 亚洲另类中文字| 亚洲人快播电影网| 一区二区三区在线视频播放| 一区二区三区精品| 五月综合激情婷婷六月色窝| 青青草原综合久久大伊人精品优势 | 亚洲欧美色综合| 一区二区国产视频| 五月天丁香久久| 免费看欧美女人艹b| 久久99精品国产麻豆婷婷洗澡| 精品在线播放免费| 风间由美一区二区三区在线观看 | 日韩精品中文字幕一区| 精品99久久久久久| 亚洲国产精品二十页| 亚洲欧美偷拍另类a∨色屁股| 亚洲高清视频中文字幕| 久久成人18免费观看| 成人永久aaa| 欧美性xxxxxxxx| 日韩一区二区精品| 国产色一区二区| 亚洲一线二线三线视频| 免费精品视频在线| 成人网页在线观看| 欧美嫩在线观看| 久久久久久久网| 亚洲a一区二区| 国产精品一区二区久激情瑜伽| www.日韩av| 日韩欧美国产综合在线一区二区三区| 国产午夜亚洲精品羞羞网站| 亚洲精品中文在线| 另类小说视频一区二区| 成人激情免费网站| 欧美高清视频一二三区 | 欧美成人a∨高清免费观看| 亚洲欧洲精品一区二区三区不卡| 亚洲成人av一区二区| 国产成人综合网站| 精品视频在线视频| 国产偷国产偷精品高清尤物| 亚洲尤物在线视频观看| 国产综合久久久久影院| 在线亚洲高清视频| 久久精子c满五个校花| 亚洲第一电影网| 高清国产午夜精品久久久久久| 日韩一区二区在线观看视频| 18成人在线视频| 国产在线国偷精品产拍免费yy | 成人国产免费视频| 欧美成va人片在线观看| 亚洲五码中文字幕| 国产成人午夜99999| 91精品免费在线| 亚洲免费在线电影| 国产精品996| 日韩女优视频免费观看| 亚洲一区在线视频| 91丝袜美女网| 欧美韩国一区二区| 蜜臀va亚洲va欧美va天堂| 欧美色爱综合网| 一区二区三区四区蜜桃| 91在线观看视频| 日本一区二区三区视频视频| 美脚の诱脚舐め脚责91 | 国v精品久久久网| 欧美成人性福生活免费看| 91碰在线视频| 欧美韩日一区二区三区| 国产另类ts人妖一区二区| 欧美一区二区三区日韩| 五月天亚洲精品| 欧美日韩一区二区欧美激情| 亚洲一区二区三区影院| 99视频精品全部免费在线| 亚洲国产精品成人综合| 激情综合网最新| 亚洲精品一区二区三区99| 免费高清在线一区| 91麻豆精品国产| 秋霞国产午夜精品免费视频| 欧美一级午夜免费电影| 天天操天天色综合| 91精品国产乱码久久蜜臀| 丝袜美腿一区二区三区| 欧美蜜桃一区二区三区| 无码av中文一区二区三区桃花岛| 欧美丝袜丝交足nylons图片| 亚洲大片精品永久免费| 在线不卡免费欧美| 蜜桃av噜噜一区| 久久夜色精品国产噜噜av| 国产91在线|亚洲| 日韩一区在线看| 在线亚洲一区观看| 视频一区视频二区在线观看| 欧美一区二区高清| 国产精品一二二区| 中文字幕亚洲在| 欧美日韩国产小视频| 美女精品自拍一二三四| 久久久久久久久久久久久久久99 | 日本三级亚洲精品| 久久综合国产精品| www.日本不卡| 五月天丁香久久| 久久久噜噜噜久久人人看| 成人在线视频一区二区| 亚洲一卡二卡三卡四卡| 日韩欧美一二三| 波多野结衣91| 亚洲va国产va欧美va观看|