亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? cf_interleaver_10_64.vhd

?? interleaver即交織器
?? VHD
字號:
----  Copyright (c) 2003 Launchbird Design Systems, Inc.--  All rights reserved.--  --  Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:--    Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.--    Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.--  --  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,--  INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.--  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,--  OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;--  OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT--  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.--  --  --  Overview:--  --    Memory interleavers are often used in DSP for reordering continuous streaming data.--    The interleaver is comprised of two interleaving memories.  One memory loads and--    reorders data, while the other memory dumps the data to the output.--    Once loading and dumping of data are complete, the memories reverse roles.--    The dumping memory continuously cycles though the entire memory starting at address 0.--  --  Interface:--  --    Synchronization:--      clock_c  : Clock input.--  --    Inputs:--      swap_i   : Swap signal to interleave memories.  Pulse occurs one frame before the switch--                 and may coincide with the last input data.--      write_i  : Write enable for input data.--      addr_i   : Address for input data.--      data_i   : Input data.--  --    Outputs:--      sync_primary_o    : Output sync plus occurs one frame before data new dump.--      sync_secondary_o  : Secondary sync plus occurs one frame before data at address 0 is dumped.--      data_o            : Output data.--  --  Built In Parameters:--  --    Address Width  = 10--    Data Width     = 64--  --  --  --  --  Generated by Confluence 0.6.3  --  Launchbird Design Systems, Inc.  --  www.launchbird.com--  --  Build Date : Fri Aug 22 09:33:29 CDT 2003--  --  Interface--  --    Build Name    : cf_interleaver_10_64--    Clock Domains : clock_c  --    Vector Input  : swap_i(1)--    Vector Input  : write_i(1)--    Vector Input  : addr_i(10)--    Vector Input  : data_i(64)--    Vector Output : sync_primary_o(1)--    Vector Output : sync_secondary_o(1)--    Vector Output : data_o(64)--  --  --  library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_64_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_10_64_5;architecture rtl of cf_interleaver_10_64_5 issignal n1 : unsigned(1 downto 0);signal n2 : unsigned(1 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "00";n2 <= "10";n3 <= "01";n4 <= "1" when i5 = n1 else "0";n5 <= "1" when i5 = n2 else "0";n6 <= "1" when i5 = n3 else "0";n7 <= i2 when n6 = "1" else i1;n8 <= i3 when n5 = "1" else n7;n9 <= i4 when n4 = "1" else n8;o1 <= n9;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_64_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_10_64_4;architecture rtl of cf_interleaver_10_64_4 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(1 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "0";n2 <= "0";n3 <= "00";n4 <= "10";n5 <= "1" when i1 = n3 else "0";n6 <= "1" when i1 = n4 else "0";n7 <= n1 when n6 = "1" else n9;n8 <= n2 when n5 = "1" else n7;n9 <= "1";o1 <= n8;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_64_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_10_64_3;architecture rtl of cf_interleaver_10_64_3 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(0 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(1 downto 0);signal n6 : unsigned(0 downto 0) := "0";signal s7_1 : unsigned(0 downto 0);signal s8_1 : unsigned(0 downto 0);component cf_interleaver_10_64_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_10_64_5;component cf_interleaver_10_64_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_10_64_4;beginn1 <= "0";n2 <= "1";n3 <= "1";n4 <= "0";n5 <= i3 & n6;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n6 <= "0";    elsif i1 = "1" then      n6 <= s7_1;    end if;  end if;end process;s7 : cf_interleaver_10_64_5 port map (n1, n2, n3, n4, n5, s7_1);s8 : cf_interleaver_10_64_4 port map (n5, s8_1);o1 <= s8_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_64_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(9 downto 0);i6 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end entity cf_interleaver_10_64_2;architecture rtl of cf_interleaver_10_64_2 issignal n1 : unsigned(9 downto 0);signal n2 : unsigned(9 downto 0);signal n3 : unsigned(9 downto 0) := "0000000000";signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0) := "0";signal n6 : unsigned(9 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(63 downto 0);signal n9a : unsigned(9 downto 0) := "0000000000";type   n9mt is array (1023 downto 0) of unsigned(63 downto 0);signal n9m : n9mt;signal n10 : unsigned(0 downto 0);signal n11 : unsigned(63 downto 0);signal n11a : unsigned(9 downto 0) := "0000000000";type   n11mt is array (1023 downto 0) of unsigned(63 downto 0);signal n11m : n11mt;signal n12 : unsigned(0 downto 0) := "0";signal n13 : unsigned(63 downto 0);signal s14_1 : unsigned(0 downto 0);component cf_interleaver_10_64_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_10_64_3;beginn1 <= "0000000001";n2 <= n3 + n1;process (clock_c) begin  if rising_edge(clock_c) then    if i3 = "1" then      n3 <= "0000000000";    elsif i1 = "1" then      n3 <= n2;    end if;  end if;end process;n4 <= not s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n5 <= "0";    elsif i1 = "1" then      n5 <= i3;    end if;  end if;end process;n6 <= "0000000000";n7 <= "1" when n3 = n6 else "0";n8 <= i4 and n4;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n8 = "1" then        n9m(to_integer(i5)) <= i6;      end if;      n9a <= n3;    end if;  end if;end process;n9 <= n9m(to_integer(n9a));n10 <= i4 and s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n10 = "1" then        n11m(to_integer(i5)) <= i6;      end if;      n11a <= n3;    end if;  end if;end process;n11 <= n11m(to_integer(n11a));process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n12 <= "0";    elsif i1 = "1" then      n12 <= n4;    end if;  end if;end process;n13 <= n11 when n12 = "1" else n9;s14 : cf_interleaver_10_64_3 port map (clock_c, i1, i2, i3, s14_1);o3 <= n13;o2 <= n7;o1 <= n5;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_64_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(9 downto 0);i4 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end entity cf_interleaver_10_64_1;architecture rtl of cf_interleaver_10_64_1 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal s3_1 : unsigned(0 downto 0);signal s3_2 : unsigned(0 downto 0);signal s3_3 : unsigned(63 downto 0);component cf_interleaver_10_64_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(9 downto 0);i6 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end component cf_interleaver_10_64_2;beginn1 <= "1";n2 <= "0";s3 : cf_interleaver_10_64_2 port map (clock_c, n1, n2, i1, i2, i3, i4, s3_1, s3_2, s3_3);o3 <= s3_3;o2 <= s3_2;o1 <= s3_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_10_64 isport(signal clock_c : in std_logic;signal swap_i : in unsigned(0 downto 0);signal write_i : in unsigned(0 downto 0);signal addr_i : in unsigned(9 downto 0);signal data_i : in unsigned(63 downto 0);signal sync_primary_o : out unsigned(0 downto 0);signal sync_secondary_o : out unsigned(0 downto 0);signal data_o : out unsigned(63 downto 0));end entity cf_interleaver_10_64;architecture rtl of cf_interleaver_10_64 iscomponent cf_interleaver_10_64_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(9 downto 0);i4 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end component cf_interleaver_10_64_1;signal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(63 downto 0);begins1 : cf_interleaver_10_64_1 port map (clock_c, swap_i, write_i, addr_i, data_i, n1, n2, n3);sync_primary_o <= n1;sync_secondary_o <= n2;data_o <= n3;end architecture rtl;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品拍天天在线| av日韩在线网站| 亚洲一区二区成人在线观看| 中文在线一区二区| 国产三级精品视频| 国产亚洲精品aa午夜观看| 欧美一区二区免费视频| 日韩一区二区高清| 日韩精品一区二| 久久午夜国产精品| 国产精品国产三级国产有无不卡 | 精品亚洲成a人| 毛片av中文字幕一区二区| 另类成人小视频在线| 麻豆国产精品一区二区三区 | 色综合久久综合网| 91精品办公室少妇高潮对白| 欧美影院精品一区| 欧美一级久久久| 久久这里只有精品首页| 中文字幕 久热精品 视频在线| 中文字幕av一区二区三区高| 亚洲男人天堂一区| 亚洲婷婷国产精品电影人久久| 一区二区激情视频| 免费成人小视频| 国产99精品视频| 欧美系列在线观看| 久久综合九色综合久久久精品综合| 国产女同互慰高潮91漫画| 一区二区三区蜜桃网| 秋霞国产午夜精品免费视频| 波多野结衣中文一区| 9191成人精品久久| 欧美videofree性高清杂交| 中文av一区特黄| 日本欧洲一区二区| www.亚洲在线| 91精品国产综合久久蜜臀| 国产精品私人自拍| 日韩综合小视频| 91香蕉视频污| 精品国产乱码久久久久久牛牛 | 青娱乐精品在线视频| 岛国一区二区三区| 欧美视频在线观看一区| 久久久影院官网| 婷婷开心激情综合| 白白色亚洲国产精品| 日韩欧美在线不卡| 一区二区三区精品| 福利一区二区在线观看| 日韩一级在线观看| 亚洲小说春色综合另类电影| 成人午夜电影网站| 欧美成人激情免费网| 亚洲精品高清在线观看| 懂色av中文字幕一区二区三区| 91精品免费在线观看| 亚洲视频一区二区在线观看| 国产一区二区三区蝌蚪| 884aa四虎影成人精品一区| 亚洲老妇xxxxxx| av在线一区二区| 国产欧美一区二区三区在线老狼| 麻豆精品一区二区三区| 在线播放视频一区| 亚洲黄色小说网站| 93久久精品日日躁夜夜躁欧美| 久久在线观看免费| 精油按摩中文字幕久久| 日韩午夜小视频| 久久精品二区亚洲w码| 欧美精品国产精品| 亚洲r级在线视频| 色综合一区二区三区| 综合亚洲深深色噜噜狠狠网站| 国产九九视频一区二区三区| 久久久亚洲欧洲日产国码αv| 激情综合五月婷婷| 久久久精品黄色| 丁香亚洲综合激情啪啪综合| 国产视频一区在线观看| 丁香啪啪综合成人亚洲小说 | 免费观看在线综合| 日韩欧美中文字幕一区| 久久精品国产秦先生| 精品毛片乱码1区2区3区| 国内精品国产成人国产三级粉色| 日韩欧美国产一区二区三区 | 久久99精品久久久久久| 精品欧美黑人一区二区三区| 国产专区综合网| 国产人妖乱国产精品人妖| 99视频一区二区三区| 一区二区三区中文在线观看| 欧美精品一二三| 久久 天天综合| 国产精品成人午夜| 欧美性受极品xxxx喷水| 日本不卡一区二区| 久久美女艺术照精彩视频福利播放| 国产黄色91视频| 亚洲欧美日韩人成在线播放| 欧美麻豆精品久久久久久| 蜜臀久久99精品久久久画质超高清| 欧美精品一区男女天堂| av网站一区二区三区| 日韩精品欧美精品| 久久综合丝袜日本网| 成人免费视频一区二区| 亚洲国产日韩一级| 久久久久国产精品免费免费搜索| 99re6这里只有精品视频在线观看| 亚洲中国最大av网站| 久久只精品国产| 欧美日韩在线播放一区| 国产乱码精品1区2区3区| 一区二区三区91| 久久久www成人免费无遮挡大片| 色女孩综合影院| 国产一区日韩二区欧美三区| 亚洲高清在线精品| 国产精品美女久久久久aⅴ国产馆| 欧美精品欧美精品系列| 成人av在线影院| 美女免费视频一区二区| 亚洲男帅同性gay1069| 久久精品欧美一区二区三区不卡 | 91精品国产综合久久久蜜臀粉嫩 | 中文一区二区完整视频在线观看| 精品视频免费在线| www.激情成人| 国产精品一区二区不卡| 日韩精品久久久久久| 一区二区高清在线| 国产精品久久看| 精品久久久久久久久久久久久久久久久| 91蝌蚪porny| 成人午夜av电影| 国产一区在线精品| 免费日韩伦理电影| 日韩精彩视频在线观看| 亚洲精品中文在线观看| 国产精品无人区| 久久久久国产精品厨房| 日韩精品一区二区三区在线播放| 欧美日韩午夜在线| 91国在线观看| 在线亚洲免费视频| 色婷婷国产精品综合在线观看| 顶级嫩模精品视频在线看| 国产精品资源在线| 国产酒店精品激情| 国产高清不卡二三区| 国产自产视频一区二区三区| 国产真实乱对白精彩久久| 国内不卡的二区三区中文字幕 | 日韩欧美国产系列| 欧美精品免费视频| 欧美一区二区三区爱爱| 日韩一卡二卡三卡国产欧美| 日韩欧美一区二区视频| 精品少妇一区二区三区视频免付费 | 亚洲图片另类小说| 亚洲免费视频成人| 一区二区三区 在线观看视频| 亚洲综合在线免费观看| 亚洲妇女屁股眼交7| 亚洲图片欧美色图| 亚洲成人福利片| 美女一区二区久久| 国产传媒日韩欧美成人| 99精品视频在线观看免费| 欧美怡红院视频| 91精品国产综合久久精品图片| 欧美成va人片在线观看| 国产精品丝袜久久久久久app| 亚洲人被黑人高潮完整版| 洋洋av久久久久久久一区| 美女高潮久久久| www.亚洲国产| 欧美一区二区在线免费播放| 欧美激情中文字幕一区二区| 亚洲一线二线三线视频| 蜜臀av亚洲一区中文字幕| 粉嫩一区二区三区在线看| 欧美日韩成人高清| 久久人人97超碰com| 亚洲国产日日夜夜| 成人午夜视频免费看| 欧美精品一卡两卡| ...中文天堂在线一区| 久久国产人妖系列| 91在线一区二区三区| 日韩一级欧美一级| 亚洲三级在线播放| 午夜精品久久久久久久 | 国产麻豆视频一区二区| 99r国产精品|