亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cf_interleaver_12_64.vhd

?? interleaver即交織器
?? VHD
字號:
----  Copyright (c) 2003 Launchbird Design Systems, Inc.--  All rights reserved.--  --  Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:--    Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.--    Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.--  --  THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,--  INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.--  IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY,--  OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;--  OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT--  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.--  --  --  Overview:--  --    Memory interleavers are often used in DSP for reordering continuous streaming data.--    The interleaver is comprised of two interleaving memories.  One memory loads and--    reorders data, while the other memory dumps the data to the output.--    Once loading and dumping of data are complete, the memories reverse roles.--    The dumping memory continuously cycles though the entire memory starting at address 0.--  --  Interface:--  --    Synchronization:--      clock_c  : Clock input.--  --    Inputs:--      swap_i   : Swap signal to interleave memories.  Pulse occurs one frame before the switch--                 and may coincide with the last input data.--      write_i  : Write enable for input data.--      addr_i   : Address for input data.--      data_i   : Input data.--  --    Outputs:--      sync_primary_o    : Output sync plus occurs one frame before data new dump.--      sync_secondary_o  : Secondary sync plus occurs one frame before data at address 0 is dumped.--      data_o            : Output data.--  --  Built In Parameters:--  --    Address Width  = 12--    Data Width     = 64--  --  --  --  --  Generated by Confluence 0.6.3  --  Launchbird Design Systems, Inc.  --  www.launchbird.com--  --  Build Date : Fri Aug 22 09:33:32 CDT 2003--  --  Interface--  --    Build Name    : cf_interleaver_12_64--    Clock Domains : clock_c  --    Vector Input  : swap_i(1)--    Vector Input  : write_i(1)--    Vector Input  : addr_i(12)--    Vector Input  : data_i(64)--    Vector Output : sync_primary_o(1)--    Vector Output : sync_secondary_o(1)--    Vector Output : data_o(64)--  --  --  library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_64_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_12_64_5;architecture rtl of cf_interleaver_12_64_5 issignal n1 : unsigned(1 downto 0);signal n2 : unsigned(1 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "00";n2 <= "10";n3 <= "01";n4 <= "1" when i5 = n1 else "0";n5 <= "1" when i5 = n2 else "0";n6 <= "1" when i5 = n3 else "0";n7 <= i2 when n6 = "1" else i1;n8 <= i3 when n5 = "1" else n7;n9 <= i4 when n4 = "1" else n8;o1 <= n9;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_64_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_12_64_4;architecture rtl of cf_interleaver_12_64_4 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(1 downto 0);signal n4 : unsigned(1 downto 0);signal n5 : unsigned(0 downto 0);signal n6 : unsigned(0 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(0 downto 0);beginn1 <= "0";n2 <= "0";n3 <= "00";n4 <= "10";n5 <= "1" when i1 = n3 else "0";n6 <= "1" when i1 = n4 else "0";n7 <= n1 when n6 = "1" else n9;n8 <= n2 when n5 = "1" else n7;n9 <= "1";o1 <= n8;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_64_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end entity cf_interleaver_12_64_3;architecture rtl of cf_interleaver_12_64_3 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(0 downto 0);signal n4 : unsigned(0 downto 0);signal n5 : unsigned(1 downto 0);signal n6 : unsigned(0 downto 0) := "0";signal s7_1 : unsigned(0 downto 0);signal s8_1 : unsigned(0 downto 0);component cf_interleaver_12_64_5 isport (i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_12_64_5;component cf_interleaver_12_64_4 isport (i1 : in  unsigned(1 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_12_64_4;beginn1 <= "0";n2 <= "1";n3 <= "1";n4 <= "0";n5 <= i3 & n6;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n6 <= "0";    elsif i1 = "1" then      n6 <= s7_1;    end if;  end if;end process;s7 : cf_interleaver_12_64_5 port map (n1, n2, n3, n4, n5, s7_1);s8 : cf_interleaver_12_64_4 port map (n5, s8_1);o1 <= s8_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_64_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(11 downto 0);i6 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end entity cf_interleaver_12_64_2;architecture rtl of cf_interleaver_12_64_2 issignal n1 : unsigned(11 downto 0);signal n2 : unsigned(11 downto 0);signal n3 : unsigned(11 downto 0) := "000000000000";signal n4 : unsigned(0 downto 0);signal n5 : unsigned(0 downto 0) := "0";signal n6 : unsigned(11 downto 0);signal n7 : unsigned(0 downto 0);signal n8 : unsigned(0 downto 0);signal n9 : unsigned(63 downto 0);signal n9a : unsigned(11 downto 0) := "000000000000";type   n9mt is array (4095 downto 0) of unsigned(63 downto 0);signal n9m : n9mt;signal n10 : unsigned(0 downto 0);signal n11 : unsigned(63 downto 0);signal n11a : unsigned(11 downto 0) := "000000000000";type   n11mt is array (4095 downto 0) of unsigned(63 downto 0);signal n11m : n11mt;signal n12 : unsigned(0 downto 0) := "0";signal n13 : unsigned(63 downto 0);signal s14_1 : unsigned(0 downto 0);component cf_interleaver_12_64_3 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);o1 : out unsigned(0 downto 0));end component cf_interleaver_12_64_3;beginn1 <= "000000000001";n2 <= n3 + n1;process (clock_c) begin  if rising_edge(clock_c) then    if i3 = "1" then      n3 <= "000000000000";    elsif i1 = "1" then      n3 <= n2;    end if;  end if;end process;n4 <= not s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n5 <= "0";    elsif i1 = "1" then      n5 <= i3;    end if;  end if;end process;n6 <= "000000000000";n7 <= "1" when n3 = n6 else "0";n8 <= i4 and n4;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n8 = "1" then        n9m(to_integer(i5)) <= i6;      end if;      n9a <= n3;    end if;  end if;end process;n9 <= n9m(to_integer(n9a));n10 <= i4 and s14_1;process (clock_c) begin  if rising_edge(clock_c) then    if i1 = "1" then      if n10 = "1" then        n11m(to_integer(i5)) <= i6;      end if;      n11a <= n3;    end if;  end if;end process;n11 <= n11m(to_integer(n11a));process (clock_c) begin  if rising_edge(clock_c) then    if i2 = "1" then      n12 <= "0";    elsif i1 = "1" then      n12 <= n4;    end if;  end if;end process;n13 <= n11 when n12 = "1" else n9;s14 : cf_interleaver_12_64_3 port map (clock_c, i1, i2, i3, s14_1);o3 <= n13;o2 <= n7;o1 <= n5;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_64_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(11 downto 0);i4 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end entity cf_interleaver_12_64_1;architecture rtl of cf_interleaver_12_64_1 issignal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal s3_1 : unsigned(0 downto 0);signal s3_2 : unsigned(0 downto 0);signal s3_3 : unsigned(63 downto 0);component cf_interleaver_12_64_2 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(0 downto 0);i4 : in  unsigned(0 downto 0);i5 : in  unsigned(11 downto 0);i6 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end component cf_interleaver_12_64_2;beginn1 <= "1";n2 <= "0";s3 : cf_interleaver_12_64_2 port map (clock_c, n1, n2, i1, i2, i3, i4, s3_1, s3_2, s3_3);o3 <= s3_3;o2 <= s3_2;o1 <= s3_1;end architecture rtl;library ieee;use ieee.std_logic_1164.all;use ieee.numeric_std.all;entity cf_interleaver_12_64 isport(signal clock_c : in std_logic;signal swap_i : in unsigned(0 downto 0);signal write_i : in unsigned(0 downto 0);signal addr_i : in unsigned(11 downto 0);signal data_i : in unsigned(63 downto 0);signal sync_primary_o : out unsigned(0 downto 0);signal sync_secondary_o : out unsigned(0 downto 0);signal data_o : out unsigned(63 downto 0));end entity cf_interleaver_12_64;architecture rtl of cf_interleaver_12_64 iscomponent cf_interleaver_12_64_1 isport (clock_c : in std_logic;i1 : in  unsigned(0 downto 0);i2 : in  unsigned(0 downto 0);i3 : in  unsigned(11 downto 0);i4 : in  unsigned(63 downto 0);o1 : out unsigned(0 downto 0);o2 : out unsigned(0 downto 0);o3 : out unsigned(63 downto 0));end component cf_interleaver_12_64_1;signal n1 : unsigned(0 downto 0);signal n2 : unsigned(0 downto 0);signal n3 : unsigned(63 downto 0);begins1 : cf_interleaver_12_64_1 port map (clock_c, swap_i, write_i, addr_i, data_i, n1, n2, n3);sync_primary_o <= n1;sync_secondary_o <= n2;data_o <= n3;end architecture rtl;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美三级日韩在线| 国产精品1区二区.| 欧美人与禽zozo性伦| 亚洲一区二区三区小说| 精品视频在线视频| 免费一级欧美片在线观看| 欧美videos大乳护士334| 国产aⅴ精品一区二区三区色成熟| 久久久久久久久久久久电影 | 成人动漫一区二区在线| 日本一区二区三区国色天香| 成人黄色片在线观看| 一区二区三区四区在线| 51精品视频一区二区三区| 加勒比av一区二区| 国产精品国产馆在线真实露脸| 色婷婷久久久亚洲一区二区三区 | 久久激情五月婷婷| 国产午夜精品一区二区三区视频 | 免费精品99久久国产综合精品| 欧美电影免费观看高清完整版在线观看| 激情小说欧美图片| 亚洲欧美偷拍三级| 日韩视频一区在线观看| 成人午夜碰碰视频| 亚洲成人精品在线观看| 久久久久久久久蜜桃| 欧亚洲嫩模精品一区三区| 国产一区视频导航| 亚洲影视资源网| 久久久噜噜噜久久中文字幕色伊伊| 成人爱爱电影网址| 日韩高清国产一区在线| 国产精品福利电影一区二区三区四区| 欧美精选一区二区| 波多野结衣精品在线| 麻豆成人91精品二区三区| 亚洲欧美经典视频| 久久久精品欧美丰满| 欧美久久久一区| 色婷婷av一区二区三区软件 | 国产一二三精品| 亚洲国产三级在线| 国产精品卡一卡二| 久久日一线二线三线suv| 欧美午夜免费电影| 99久久精品国产精品久久| 蜜桃av一区二区在线观看| 亚洲影院理伦片| 亚洲欧洲中文日韩久久av乱码| 久久久精品国产免大香伊| 欧美一级日韩不卡播放免费| 色激情天天射综合网| 久久免费视频色| 日韩一区二区三区电影在线观看| 色偷偷成人一区二区三区91 | aa级大片欧美| 懂色av一区二区三区免费看| 久久精品二区亚洲w码| 亚洲18女电影在线观看| 亚洲日本一区二区| 国产精品色婷婷| www久久精品| www成人在线观看| 欧美成人r级一区二区三区| 欧美日韩国产综合一区二区| 色就色 综合激情| 91成人免费在线视频| 97久久精品人人做人人爽| 成人av午夜影院| 成人污视频在线观看| 丁香亚洲综合激情啪啪综合| 国产麻豆成人精品| 国产成人鲁色资源国产91色综| 久久精品久久久精品美女| 麻豆精品在线观看| 美女视频网站久久| 久久精品国产99| 国产一区二区导航在线播放| 国产精品888| 大美女一区二区三区| 成人av网站在线观看免费| 成人av在线影院| 色欧美88888久久久久久影院| 91免费视频大全| 欧美亚洲综合另类| 欧美另类久久久品| 日韩久久久久久| 国产性做久久久久久| 中文字幕精品三区| 亚洲精品高清在线观看| 亚洲高清中文字幕| 麻豆成人91精品二区三区| 国产精品99久久久久久宅男| 波多野结衣中文一区| 一本到一区二区三区| 欧美日韩免费一区二区三区视频| 91.麻豆视频| 欧美精品一区二区三区很污很色的| 久久久久久久久99精品| 亚洲视频在线一区| 日韩精品电影在线| 国产一区二三区好的| 99久久精品久久久久久清纯| 欧美三级电影在线看| 91精品欧美久久久久久动漫| 精品国产成人在线影院| 亚洲天堂久久久久久久| 日本欧美一区二区在线观看| 国产成人激情av| 欧美视频你懂的| 久久久不卡影院| 亚洲在线视频免费观看| 国产精品中文字幕日韩精品| 9l国产精品久久久久麻豆| 欧美日韩激情在线| 国产日韩欧美麻豆| 一本到不卡精品视频在线观看| 欧美欧美欧美欧美首页| 国产农村妇女毛片精品久久麻豆| 亚洲综合在线观看视频| 精品一区二区三区在线观看| 91污片在线观看| 欧美成人aa大片| 亚洲妇女屁股眼交7| 成人夜色视频网站在线观看| 欧美色视频在线| 国产精品免费视频一区| 蜜臀av性久久久久蜜臀aⅴ| av电影一区二区| www国产亚洲精品久久麻豆| 一区二区三区不卡视频| 国产高清视频一区| 91精品国产高清一区二区三区蜜臀| 国产精品国产三级国产aⅴ入口| 日韩黄色免费电影| 在线观看一区二区精品视频| 国产婷婷色一区二区三区四区| 午夜精品久久久久久久99樱桃| 成人免费va视频| 国产亚洲午夜高清国产拍精品| 亚洲成人黄色影院| 91国产丝袜在线播放| 国产欧美久久久精品影院| 蜜臀久久99精品久久久画质超高清| 一本色道a无线码一区v| 国产色产综合色产在线视频| 日韩av电影天堂| 欧美亚洲愉拍一区二区| 亚洲男人的天堂在线观看| 成人午夜激情视频| 国产色产综合产在线视频| 日本中文字幕一区二区视频| 欧美色爱综合网| 亚洲一区二区五区| 91福利社在线观看| 亚洲精品你懂的| 色菇凉天天综合网| 国产精品久久一卡二卡| 国产另类ts人妖一区二区| 亚洲精品在线观| 国产精品一区在线观看乱码 | 欧美激情一区二区| 极品美女销魂一区二区三区| 日韩一区二区在线看片| 亚洲午夜久久久久久久久电影网 | 国产传媒日韩欧美成人| 久久夜色精品国产欧美乱极品| 麻豆国产91在线播放| 色欧美88888久久久久久影院| 极品少妇一区二区| 国产精品午夜电影| 91精品国产全国免费观看| 婷婷丁香激情综合| 中文字幕一区三区| 欧美日韩在线播放三区四区| 蜜臀av性久久久久蜜臀aⅴ| 国产亚洲自拍一区| 欧美精品xxxxbbbb| 91色九色蝌蚪| 国产福利精品一区二区| 亚洲国产人成综合网站| 亚洲福利一二三区| 免费观看日韩电影| 色婷婷久久综合| 亚洲成av人片在线| 日韩免费高清视频| 国产精品综合二区| 国产精品国产精品国产专区不蜜| 91社区在线播放| 日本视频一区二区三区| 国产午夜精品美女毛片视频| 成人精品鲁一区一区二区| 亚洲欧美日韩国产手机在线 | 国产精品久久夜| 在线观看免费成人| 久久不见久久见免费视频7| 久久精品男人天堂av| 97久久精品人人做人人爽| 天堂av在线一区|