亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? adcint.rpt

?? adcint,是adc0809的采樣控制器設(shè)計(jì)!
?? RPT
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
Project Information                                       d:\adcint\adcint.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 04/29/2007 17:18:45

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ADCINT


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

adcint    EPM7032SLC44-5   10       13       0      15      0           46 %

User Pins:                 10       13       0  



Project Information                                       d:\adcint\adcint.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Primitive 'ADDA' is stuck at VCC


Project Information                                       d:\adcint\adcint.rpt

** AUTO GLOBAL SIGNALS **



INFO: Signal 'CLK' chosen for auto global Clock


Device-Specific Information:                              d:\adcint\adcint.rpt
adcint

***** Logic for device 'adcint' compiled without errors.




Device: EPM7032SLC44-5

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF
    Enable JTAG Support                        = ON
    User Code                                  = ffff

                                               
                                               
                                               
                                         L     
                                         O     
                    E  V  G  G  G  C  G  C     
              D  D  O  C  N  N  N  L  N  K  Q  
              6  7  C  C  D  D  D  K  D  0  4  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
    #TDI |  7                                39 | Q5 
      D5 |  8                                38 | #TDO 
      D4 |  9                                37 | Q6 
     GND | 10                                36 | Q7 
      D3 | 11                                35 | VCC 
      D2 | 12         EPM7032SLC44-5         34 | START 
    #TMS | 13                                33 | RESERVED 
      D1 | 14                                32 | #TCK 
     VCC | 15                                31 | Q3 
      D0 | 16                                30 | GND 
RESERVED | 17                                29 | ADDA 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              R  R  R  R  G  V  Q  Q  Q  O  A  
              E  E  E  E  N  C  2  1  0  E  L  
              S  S  S  S  D  C              E  
              E  E  E  E                       
              R  R  R  R                       
              V  V  V  V                       
              E  E  E  E                       
              D  D  D  D                       


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                              d:\adcint\adcint.rpt
adcint

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     0/16(  0%)  11/16( 68%)   0/16(  0%)   0/36(  0%) 
B:    LC17 - LC32    15/16( 93%)  15/16( 93%)   0/16(  0%)  12/36( 33%) 


Total dedicated input pins used:                 1/4      ( 25%)
Total I/O pins used:                            26/32     ( 81%)
Total logic cells used:                         15/32     ( 46%)
Total shareable expanders used:                  0/32     (  0%)
Total Turbo logic cells used:                   15/32     ( 46%)
Total shareable expanders not available (n/a):   0/32     (  0%)
Average fan-in:                                  2.53
Total fan-in:                                    38

Total input pins required:                      10
Total fast input logic cells required:           0
Total output pins required:                     13
Total bidirectional pins required:               0
Total reserved pins required                     4
Total logic cells required:                     15
Total flipflops required:                       11
Total product terms required:                   28
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:           0

Synthesized logic cells:                         0/  32   (  0%)



Device-Specific Information:                              d:\adcint\adcint.rpt
adcint

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  43      -   -       INPUT  G            0      0   0    0    0    0    0  CLK
  16   (11)  (A)      INPUT               0      0   0    0    0    1    0  D0
  14   (10)  (A)      INPUT               0      0   0    0    0    1    0  D1
  12    (8)  (A)      INPUT               0      0   0    0    0    1    0  D2
  11    (7)  (A)      INPUT               0      0   0    0    0    1    0  D3
   9    (6)  (A)      INPUT               0      0   0    0    0    1    0  D4
   8    (5)  (A)      INPUT               0      0   0    0    0    1    0  D5
   6    (3)  (A)      INPUT               0      0   0    0    0    1    0  D6
   5    (2)  (A)      INPUT               0      0   0    0    0    1    0  D7
   4    (1)  (A)      INPUT               0      0   0    0    0    0    1  EOC


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                              d:\adcint\adcint.rpt
adcint

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  29     27    B     OUTPUT      t        0      0   0    0    0    0    0  ADDA
  28     28    B     OUTPUT      t        0      0   0    0    3    0    0  ALE
  41     17    B         FF   +  t        0      0   0    0    3   12    2  LOCK0 (:24)
  27     29    B     OUTPUT      t        0      0   0    0    3    0    0  OE
  26     30    B         FF      t        0      0   0    1    1    0    0  Q0 (:38)
  25     31    B         FF      t        0      0   0    1    1    0    0  Q1 (:37)
  24     32    B         FF      t        0      0   0    1    1    0    0  Q2 (:36)
  31     26    B         FF      t        0      0   0    1    1    0    0  Q3 (:35)
  40     18    B         FF      t        0      0   0    1    1    0    0  Q4 (:34)
  39     19    B         FF      t        0      0   0    1    1    0    0  Q5 (:33)
  37     21    B         FF      t        0      0   0    1    1    0    0  Q6 (:32)
  36     22    B         FF      t        0      0   0    1    1    0    0  Q7 (:31)
  34     23    B     OUTPUT      t        0      0   0    0    3    0    0  START


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                              d:\adcint\adcint.rpt
adcint

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
 (38)    20    B       DFFE   +  t        0      0   0    0    3    4    2  current_state1 (:25)
 (33)    24    B       DFFE   +  t        0      0   0    1    3    4    2  current_state0 (:26)


Code:

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲午夜精品久久久久久久久| 国产欧美一区二区精品性| 豆国产96在线|亚洲| 性做久久久久久免费观看欧美| 日韩免费高清av| 欧美视频在线一区| 成人毛片在线观看| 日本一区中文字幕| 亚洲激情一二三区| 国产精品系列在线| 欧美精品一区二区三区一线天视频| 91在线观看免费视频| 国产一区福利在线| 免费不卡在线观看| 亚洲成年人网站在线观看| 国产精品网曝门| 久久久久久久综合狠狠综合| 在线成人av网站| 91福利视频久久久久| 粉嫩aⅴ一区二区三区四区| 美女网站色91| 日韩精品欧美成人高清一区二区| 一区二区三区在线不卡| 综合激情成人伊人| 国产精品乱码人人做人人爱 | 欧美色爱综合网| 成人精品小蝌蚪| 国产麻豆视频一区二区| 另类调教123区| 日韩精品成人一区二区三区 | 国产99久久久国产精品| 国内成人免费视频| 国产又黄又大久久| 国产一区二区三区精品视频| 美女被吸乳得到大胸91| 日韩国产高清影视| 日本午夜一本久久久综合| 午夜影院久久久| 日韩黄色在线观看| 日韩电影在线一区| 久久99精品国产.久久久久| 日本aⅴ免费视频一区二区三区| 日韩国产欧美在线视频| 天天综合网 天天综合色| 日本欧美大码aⅴ在线播放| 日韩和欧美一区二区三区| 婷婷六月综合网| 久久精品国产免费| 国产成人综合在线| 成人黄色在线看| 91福利社在线观看| 制服丝袜亚洲网站| 日韩三级视频中文字幕| www久久精品| 日韩一区有码在线| 亚洲成人免费av| 免费美女久久99| 成人av网站在线观看免费| www.视频一区| 六月丁香婷婷色狠狠久久| 国产成人自拍高清视频在线免费播放| 国产一区二区免费视频| 国产乱子伦视频一区二区三区| 天天操天天干天天综合网| 麻豆精品视频在线观看免费| 麻豆国产精品777777在线| 精品一区二区日韩| 国产乱码一区二区三区| 国产精品一区二区三区网站| 99久久精品免费看国产免费软件| 成人v精品蜜桃久久一区| 在线观看亚洲精品视频| 欧美视频在线观看一区| 精品久久久久久久人人人人传媒 | 日韩二区三区四区| 看片的网站亚洲| 91免费国产在线观看| 欧美日韩视频专区在线播放| 久久久久久久久久看片| 国产精品每日更新| 日日夜夜精品免费视频| 久久国产精品99久久久久久老狼| 成人午夜视频在线| 欧美少妇一区二区| 成人黄色大片在线观看| 制服丝袜在线91| 国产精品丝袜一区| 午夜精品久久一牛影视| 成人一道本在线| 欧美群妇大交群的观看方式| 国产日本一区二区| 亚洲精品免费视频| 国产福利一区在线| 欧美视频一区在线观看| 国产精品视频看| 五月综合激情婷婷六月色窝| 成人免费高清视频| 欧美一区三区二区| 亚洲激情图片小说视频| 激情深爱一区二区| 国产91精品欧美| 欧美三级在线视频| 亚洲国产岛国毛片在线| 免费成人av资源网| 91亚洲男人天堂| 久久亚洲一区二区三区明星换脸| 亚洲天堂久久久久久久| 国产一区二区精品久久91| 色老汉av一区二区三区| 国产精品免费免费| 久久精品国产一区二区三| 色综合久久久久久久| 精品动漫一区二区三区在线观看| 一区二区三区小说| 国产精品91一区二区| 日韩片之四级片| 夜夜精品浪潮av一区二区三区| 成人av网址在线| 久久综合成人精品亚洲另类欧美| 日本午夜精品视频在线观看| 一本色道综合亚洲| 日韩成人一级片| 色综合久久六月婷婷中文字幕| 国产精品免费看片| 国产成人在线影院| 国产欧美一区二区在线| 免费观看成人av| 91精品国产福利| 午夜婷婷国产麻豆精品| 欧美日韩电影一区| 亚洲另类在线视频| 欧美在线观看禁18| 亚洲乱码一区二区三区在线观看| 97精品超碰一区二区三区| 国产色综合久久| 国产高清成人在线| 久久久亚洲高清| 成人高清在线视频| 久久精品视频免费观看| 成人手机在线视频| 国产亚洲精品中文字幕| 不卡的看片网站| 国产欧美日韩亚州综合| 成人国产精品视频| 亚洲美女偷拍久久| 91美女蜜桃在线| 亚洲www啪成人一区二区麻豆| 色老汉av一区二区三区| 天堂va蜜桃一区二区三区漫画版| 91网上在线视频| 丝袜国产日韩另类美女| 666欧美在线视频| 蜜臀va亚洲va欧美va天堂| 777奇米成人网| 国产一区二区在线看| 亚洲精品一区二区三区99| 成人免费视频网站在线观看| 久久久噜噜噜久久人人看| 成人成人成人在线视频| 亚洲天堂久久久久久久| 欧美日韩电影在线| 日韩国产成人精品| 国产午夜久久久久| 99久久婷婷国产| 亚洲成人久久影院| eeuss国产一区二区三区| 亚洲综合无码一区二区| 欧美专区亚洲专区| 日韩成人精品在线观看| 久久嫩草精品久久久精品一| 岛国一区二区在线观看| 亚洲五码中文字幕| 欧美一级欧美三级在线观看| 国产精品一区在线观看乱码| 中文字幕成人av| 欧美久久久久中文字幕| 狠狠色丁香久久婷婷综合_中| 亚洲欧洲日韩综合一区二区| 91国偷自产一区二区使用方法| 热久久久久久久| 国产欧美久久久精品影院| 欧美三级韩国三级日本一级| 蜜桃久久久久久| 亚洲欧美日韩国产成人精品影院| 欧美剧在线免费观看网站| 国产精品影音先锋| 香蕉成人啪国产精品视频综合网| 日韩精品专区在线影院重磅| 91丨porny丨中文| 天天爽夜夜爽夜夜爽精品视频| 国产精品久久久久久久裸模| 欧美探花视频资源| 成人国产精品免费观看视频| 亚洲成人黄色影院| 亚洲欧美日韩中文字幕一区二区三区| 欧美日韩日日摸| 97精品视频在线观看自产线路二| 亚洲乱码国产乱码精品精的特点| 久久只精品国产| 欧美国产1区2区|