亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? modelsim.ini

?? Sdr SDRAM控制器參考設計,很好的
?? INI
字號:
[Library]
others = $MODEL_TECH/../modelsim.ini

work = work
[vcom]
; Turn on VHDL-1993 as the default. Normally is off.
; VHDL93 = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; Explicit = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = false

; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off inclusion of debugging info within design units. Default is to include.
; NoDebug = 1

; Turn off "loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;	-- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.

; RequireConfigForAllDefaultBinding = 1 

[vlog]

; Turn off inclusion of debugging info within design units. Default is to include.
; NoDebug = 1

; Turn off "loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Turns on incremental compilation of modules 
; Incremental = 1

[vsim]
; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
Resolution = ns

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
UserTimeUnit = default

; Default run length
RunLength = 100

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Directive to license manager:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license isn't available
; License = plus

; Stop the simulator after an assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; Assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %% - print '%' character
; AssertionFormat = "** %S: %R\n   Timf: %T  Iteration: %D%I\n"

; Assertion File - alternate file for storing assertion messages
; AssertFile = assert.log

; Default radix for all windows and commands...
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history 
;CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described 
; in VHDL or Verilog format. For VHDL, PathSeparator = /
; for Verilog, PathSeparator = .
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example, sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Disable assertion messages
; IgnoreNote = 1
; IgnoreWarning = 1
; IgnoreError = 1
; IgnoreFailure = 1

; Default force kind. May be freeze, drive, or deposit 
; or in other terms, fixed, wired or charged.
; DefaultForceKind = freeze

; If zero, open files when elaborated
; else open files on first read or write
; DelayFileOpen = 0

; Control VHDL files opened for write
;   0 = Buffered, 1 = Unbuffered
UnbufferedOutput = 0

; Control number of VHDL files open concurrently
;   This number should always be less then the 
;   current ulimit setting for max file descriptors
;   0 = unlimited
ConcurrentFileLimit = 40

; This controls the number of hierarchical regions displayed as
; part of a signal name shown in the waveform window.  The default
; value or a value of zero tells VSIM to display the full name.
; WaveSignalNameWidth = 0

; Turn off warnings from the std_logic_arith, std_logic_unsigned
; and std_logic_signed packages.
; StdArithNoWarnings = 1

; Turn off warnings from the IEEE numeric_std and numeric_bit
; packages.
; NumericStdNoWarnings = 1

; Control the format of a generate statement label. Don't quote it.
; GenerateFormat = %s__%d

; Specify whether checkpoint files should be compressed.
; The default is to be compressed.
; CheckpointCompressMode = 0

; List of dynamically loaded objects for Verilog PLI applications
; Veriuser = veriuser.sl

[lmc]
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software
libsm = $MODEL_TECH/libsm.sl
; ModelSim's interface to Logic Modeling's SmartModel SWIFT software (Windows NT)
; libsm = $MODEL_TECH/libsm.dll
;  Logic Modeling's SmartModel SWIFT software (HP 9000 Series 700)
; libswift = $LMC_HOME/lib/hp700.lib/libswift.sl
;  Logic Modeling's SmartModel SWIFT software (IBM RISC System/6000)
; libswift = $LMC_HOME/lib/ibmrs.lib/swift.o
;  Logic Modeling's SmartModel SWIFT software (Sun4 Solaris)
; libswift = $LMC_HOME/lib/sun4Solaris.lib/libswift.so
;  Logic Modeling's SmartModel SWIFT software (Sun4 SunOS)
;	do setenv LD_LIBRARY_PATH $LMC_HOME/lib/sun4SunOS.lib
;	and run "vsim.swift".
;  Logic Modeling's SmartModel SWIFT software (Windows NT)
; libswift = $LMC_HOME/lib/pcnt.lib/libswift.dll

; ModelSim's interface to Logic Modeling's hardware modeler SFI software
libhm = $MODEL_TECH/libhm.sl
; ModelSim's interface to Logic Modeling's hardware modeler SFI software (Windows NT)
; libhm = $MODEL_TECH/libhm.dll
;  Logic Modeling's hardware modeler SFI software (HP 9000 Series 700)
; libsfi = <sfi_dir>/lib/hp700/libsfi.sl
;  Logic Modeling's hardware modeler SFI software (IBM RISC System/6000)
; libsfi = <sfi_dir>/lib/rs6000/libsfi.a
;  Logic Modeling's hardware modeler SFI software (Sun4 Solaris)
; libsfi = <sfi_dir>/lib/sun4.solaris/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Sun4 SunOS)
; libsfi = <sfi_dir>/lib/sun4.sunos/libsfi.so
;  Logic Modeling's hardware modeler SFI software (Window NT)
; libsfi = <sfi_dir>/lib/pcnt/lm_sfi.dll

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
voyeur盗摄精品| 成人欧美一区二区三区黑人麻豆| 日本aⅴ免费视频一区二区三区 | 91久久线看在观草草青青| 中文在线免费一区三区高中清不卡| 国产成人aaa| 一区二区三区 在线观看视频| 91成人在线精品| 捆绑调教一区二区三区| 久久久99免费| 在线观看免费亚洲| 日本不卡一区二区三区| 国产午夜精品一区二区三区视频| 91伊人久久大香线蕉| 亚洲成av人片在线| 国产精品18久久久| 亚洲精品写真福利| 精品久久一二三区| jvid福利写真一区二区三区| 丝瓜av网站精品一区二区| 国产精品久久久久久户外露出| 91精品一区二区三区久久久久久| 中文字幕精品—区二区四季| 91精品视频网| 91蜜桃婷婷狠狠久久综合9色| 美国毛片一区二区| 亚洲一区在线观看免费观看电影高清| 国产欧美一区在线| 青青草原综合久久大伊人精品优势| 国产欧美精品一区二区三区四区| 在线不卡一区二区| 色综合色狠狠综合色| 成人免费av网站| 国产成人精品亚洲日本在线桃色 | 欧美日韩精品电影| 91麻豆精东视频| jvid福利写真一区二区三区| 狠狠色2019综合网| 国产精品影音先锋| 国产宾馆实践打屁股91| 久久久久久久久99精品| 精品日韩欧美在线| 日韩欧美123| 精品国产在天天线2019| 欧美v日韩v国产v| 精品国产一区二区三区av性色| 美国十次综合导航| 无吗不卡中文字幕| 免费观看一级欧美片| 国产一区二区网址| 成人免费观看视频| av在线播放一区二区三区| 91老司机福利 在线| av爱爱亚洲一区| av电影在线观看完整版一区二区 | 蜜桃视频在线一区| 国产乱码字幕精品高清av| 91精品婷婷国产综合久久| 国产精品亲子伦对白| 国产精品福利影院| 天天做天天摸天天爽国产一区| 麻豆国产欧美一区二区三区| 韩国精品久久久| 91免费视频网| 精品国产亚洲一区二区三区在线观看| 久久午夜免费电影| 亚洲精品国产一区二区精华液| 午夜视频一区在线观看| 国产麻豆91精品| 欧美日韩你懂得| 久久久久国产一区二区三区四区| 尤物视频一区二区| 国产69精品一区二区亚洲孕妇| 精品视频一区二区三区免费| 国产亚洲综合色| 婷婷开心激情综合| 一区二区三区欧美视频| 日韩vs国产vs欧美| 欧美日韩三级一区| 欧美三级日韩在线| 久久久久久夜精品精品免费| 一区二区三国产精华液| 福利电影一区二区| 日韩午夜在线观看| 一区二区欧美国产| 在线不卡中文字幕播放| 99精品在线免费| 国产嫩草影院久久久久| 国产91丝袜在线播放九色| 精品少妇一区二区三区在线播放| 亚洲国产精品欧美一二99| 91福利视频久久久久| 玖玖九九国产精品| 久久精品人人做人人综合 | 欧美日韩aaa| 丝袜亚洲另类丝袜在线| 欧美日本不卡视频| 蜜臀久久99精品久久久久宅男| 欧美一二三在线| 偷窥国产亚洲免费视频| 欧洲中文字幕精品| 日韩专区中文字幕一区二区| 91福利小视频| 久久aⅴ国产欧美74aaa| 久久久久久**毛片大全| 成人免费电影视频| 亚洲成人av中文| 久久精品视频免费观看| 99re热这里只有精品免费视频| 亚洲影视在线播放| 日韩精品一区二区三区四区| 成人av电影在线| 日本在线观看不卡视频| 久久婷婷国产综合精品青草| 播五月开心婷婷综合| 日韩不卡一区二区| 成人免费在线视频观看| 日韩欧美一区二区视频| 日本道色综合久久| 成人永久免费视频| 伦理电影国产精品| 亚洲欧美在线高清| 精品三级在线观看| 6080国产精品一区二区| 91视频免费看| 国产成人综合自拍| 麻豆精品一区二区| 一区二区三区日本| 欧美激情中文字幕| 久久免费视频色| 日韩欧美国产成人一区二区| 91国在线观看| 972aa.com艺术欧美| 欧美r级电影在线观看| 欧美二区三区91| 欧美另类z0zxhd电影| 精品视频在线看| 91久久线看在观草草青青| 国产视频视频一区| 欧美激情综合在线| 中文字幕一区日韩精品欧美| 欧美激情自拍偷拍| 亚洲欧美日韩电影| 亚洲一卡二卡三卡四卡五卡| 色综合久久88色综合天天6| 99国产精品久久久久久久久久久 | 亚洲国产色一区| 五月天丁香久久| 黄色小说综合网站| 成人动漫一区二区三区| 色欧美片视频在线观看| 欧美色倩网站大全免费| 7777精品伊人久久久大香线蕉的| 欧美一区二区三区免费视频| 久久综合丝袜日本网| 国产精品乱子久久久久| 亚洲图片欧美一区| 久久精品av麻豆的观看方式| 亚洲五月六月丁香激情| 国产一区二区三区四区五区入口 | 国产精品亚洲专一区二区三区| 国产在线视视频有精品| 成人高清视频免费观看| 欧美日韩一区二区在线观看视频 | 欧美日韩大陆一区二区| 精品日韩成人av| 玉米视频成人免费看| 蜜臀av性久久久久蜜臀av麻豆| 亚洲观看高清完整版在线观看| 色先锋久久av资源部| 久久久久久亚洲综合| 水野朝阳av一区二区三区| av中文字幕不卡| 久久午夜羞羞影院免费观看| 夜夜嗨av一区二区三区网页 | jlzzjlzz欧美大全| 中文字幕av不卡| 丝袜诱惑制服诱惑色一区在线观看| 日本在线播放一区二区三区| 91精品蜜臀在线一区尤物| 裸体健美xxxx欧美裸体表演| 久久久99久久| 国产精品亚洲视频| 久久精品一区八戒影视| 国产一区二区三区四区五区美女| 精品国偷自产国产一区| 国产一区亚洲一区| 欧美mv和日韩mv的网站| 国产精品99久久久久久久vr | 欧美系列一区二区| 视频一区欧美日韩| 裸体在线国模精品偷拍| 国产亚洲婷婷免费| 99久久精品免费| 亚洲国产va精品久久久不卡综合| 欧美日韩国产一区| 国产综合成人久久大片91| 久久女同精品一区二区| 91老师片黄在线观看| 日本一区中文字幕|