亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? adc0809.tan.qmsg

?? adc0809的fpga時(shí)序電路接口程序
?? QMSG
?? 第 1 頁(yè) / 共 3 頁(yè)
字號(hào):
{ "Warning" "WTAN_RIPPLE_OR_GATED_CLOCKS_FOUND" "1 " "Warning: Found 1 node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" { { "Info" "ITAN_RIPPLE_CLK" "current_state.st6 " "Info: Detected ripple clock \"current_state.st6\" as buffer" {  } { { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } } { "c:/altera/quartus60/win/Assignment Editor.qase" "" { Assignment "c:/altera/quartus60/win/Assignment Editor.qase" 1 { { 0 "current_state.st6" } } } }  } 0 0 "Detected ripple clock \"%1!s!\" as buffer" 0 0}  } {  } 0 0 "Found %1!d! node(s) in clock paths which may be acting as ripple and/or gated clocks -- node(s) analyzed as buffer(s) resulting in clock skew" 0 0}
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT_RESTRICTED" "clk register register current_state.st5 current_state.st6 420.17 MHz Internal " "Info: Clock \"clk\" Internal fmax is restricted to 420.17 MHz between source register \"current_state.st5\" and destination register \"current_state.st6\"" { { "Info" "ITDB_CLOCK_RATE" "clock 2.38 ns " "Info: fmax restricted to clock pin edge rate 2.38 ns. Expand message to see actual delay path." { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "0.682 ns + Longest register register " "Info: + Longest register to register delay is 0.682 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns current_state.st5 1 REG LCFF_X27_Y7_N5 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X27_Y7_N5; Fanout = 2; REG Node = 'current_state.st5'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { current_state.st5 } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.316 ns) + CELL(0.366 ns) 0.682 ns current_state.st6 2 REG LCFF_X27_Y7_N17 3 " "Info: 2: + IC(0.316 ns) + CELL(0.366 ns) = 0.682 ns; Loc. = LCFF_X27_Y7_N17; Fanout = 3; REG Node = 'current_state.st6'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.682 ns" { current_state.st5 current_state.st6 } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "0.366 ns ( 53.67 % ) " "Info: Total cell delay = 0.366 ns ( 53.67 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.316 ns ( 46.33 % ) " "Info: Total interconnect delay = 0.316 ns ( 46.33 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.682 ns" { current_state.st5 current_state.st6 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "0.682 ns" { current_state.st5 current_state.st6 } { 0.000ns 0.316ns } { 0.000ns 0.366ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "0.000 ns - Smallest " "Info: - Smallest clock skew is 0.000 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.350 ns + Shortest register " "Info: + Shortest clock path from clock \"clk\" to destination register is 2.350 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.989 ns) 0.989 ns clk 1 CLK PIN_17 1 " "Info: 1: + IC(0.000 ns) + CELL(0.989 ns) = 0.989 ns; Loc. = PIN_17; Fanout = 1; CLK Node = 'clk'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.122 ns) + CELL(0.000 ns) 1.111 ns clk~clkctrl 2 COMB CLKCTRL_G2 7 " "Info: 2: + IC(0.122 ns) + CELL(0.000 ns) = 1.111 ns; Loc. = CLKCTRL_G2; Fanout = 7; COMB Node = 'clk~clkctrl'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.122 ns" { clk clk~clkctrl } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.702 ns) + CELL(0.537 ns) 2.350 ns current_state.st6 3 REG LCFF_X27_Y7_N17 3 " "Info: 3: + IC(0.702 ns) + CELL(0.537 ns) = 2.350 ns; Loc. = LCFF_X27_Y7_N17; Fanout = 3; REG Node = 'current_state.st6'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.239 ns" { clk~clkctrl current_state.st6 } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.526 ns ( 64.94 % ) " "Info: Total cell delay = 1.526 ns ( 64.94 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.824 ns ( 35.06 % ) " "Info: Total interconnect delay = 0.824 ns ( 35.06 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.350 ns" { clk clk~clkctrl current_state.st6 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "2.350 ns" { clk clk~combout clk~clkctrl current_state.st6 } { 0.000ns 0.000ns 0.122ns 0.702ns } { 0.000ns 0.989ns 0.000ns 0.537ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 2.350 ns - Longest register " "Info: - Longest clock path from clock \"clk\" to source register is 2.350 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.989 ns) 0.989 ns clk 1 CLK PIN_17 1 " "Info: 1: + IC(0.000 ns) + CELL(0.989 ns) = 0.989 ns; Loc. = PIN_17; Fanout = 1; CLK Node = 'clk'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.122 ns) + CELL(0.000 ns) 1.111 ns clk~clkctrl 2 COMB CLKCTRL_G2 7 " "Info: 2: + IC(0.122 ns) + CELL(0.000 ns) = 1.111 ns; Loc. = CLKCTRL_G2; Fanout = 7; COMB Node = 'clk~clkctrl'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.122 ns" { clk clk~clkctrl } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.702 ns) + CELL(0.537 ns) 2.350 ns current_state.st5 3 REG LCFF_X27_Y7_N5 2 " "Info: 3: + IC(0.702 ns) + CELL(0.537 ns) = 2.350 ns; Loc. = LCFF_X27_Y7_N5; Fanout = 2; REG Node = 'current_state.st5'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.239 ns" { clk~clkctrl current_state.st5 } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.526 ns ( 64.94 % ) " "Info: Total cell delay = 1.526 ns ( 64.94 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.824 ns ( 35.06 % ) " "Info: Total interconnect delay = 0.824 ns ( 35.06 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.350 ns" { clk clk~clkctrl current_state.st5 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "2.350 ns" { clk clk~combout clk~clkctrl current_state.st5 } { 0.000ns 0.000ns 0.122ns 0.702ns } { 0.000ns 0.989ns 0.000ns 0.537ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.350 ns" { clk clk~clkctrl current_state.st6 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "2.350 ns" { clk clk~combout clk~clkctrl current_state.st6 } { 0.000ns 0.000ns 0.122ns 0.702ns } { 0.000ns 0.989ns 0.000ns 0.537ns } } } { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.350 ns" { clk clk~clkctrl current_state.st5 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "2.350 ns" { clk clk~combout clk~clkctrl current_state.st5 } { 0.000ns 0.000ns 0.122ns 0.702ns } { 0.000ns 0.989ns 0.000ns 0.537ns } } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.250 ns + " "Info: + Micro clock to output delay of source is 0.250 ns" {  } { { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.036 ns + " "Info: + Micro setup delay of destination is -0.036 ns" {  } { { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.682 ns" { current_state.st5 current_state.st6 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "0.682 ns" { current_state.st5 current_state.st6 } { 0.000ns 0.316ns } { 0.000ns 0.366ns } } } { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.350 ns" { clk clk~clkctrl current_state.st6 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "2.350 ns" { clk clk~combout clk~clkctrl current_state.st6 } { 0.000ns 0.000ns 0.122ns 0.702ns } { 0.000ns 0.989ns 0.000ns 0.537ns } } } { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.350 ns" { clk clk~clkctrl current_state.st5 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "2.350 ns" { clk clk~combout clk~clkctrl current_state.st5 } { 0.000ns 0.000ns 0.122ns 0.702ns } { 0.000ns 0.989ns 0.000ns 0.537ns } } }  } 0 0 "fmax restricted to %1!s! pin edge rate %2!s!. Expand message to see actual delay path." 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { current_state.st6 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { current_state.st6 } {  } {  } } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "Clock \"%1!s!\" %7!s! fmax is restricted to %6!s! between source %2!s! \"%4!s!\" and destination %3!s! \"%5!s!\"" 0 0}
{ "Info" "ITDB_TSU_RESULT" "current_state.st3 eoc clk 4.081 ns register " "Info: tsu for register \"current_state.st3\" (data pin = \"eoc\", clock pin = \"clk\") is 4.081 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "6.467 ns + Longest pin register " "Info: + Longest pin to register delay is 6.467 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.862 ns) 0.862 ns eoc 1 PIN PIN_73 3 " "Info: 1: + IC(0.000 ns) + CELL(0.862 ns) = 0.862 ns; Loc. = PIN_73; Fanout = 3; PIN Node = 'eoc'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { eoc } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(5.102 ns) + CELL(0.419 ns) 6.383 ns Selector0~4 2 COMB LCCOMB_X27_Y7_N26 1 " "Info: 2: + IC(5.102 ns) + CELL(0.419 ns) = 6.383 ns; Loc. = LCCOMB_X27_Y7_N26; Fanout = 1; COMB Node = 'Selector0~4'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "5.521 ns" { eoc Selector0~4 } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 26 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.084 ns) 6.467 ns current_state.st3 3 REG LCFF_X27_Y7_N27 2 " "Info: 3: + IC(0.000 ns) + CELL(0.084 ns) = 6.467 ns; Loc. = LCFF_X27_Y7_N27; Fanout = 2; REG Node = 'current_state.st3'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.084 ns" { Selector0~4 current_state.st3 } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.365 ns ( 21.11 % ) " "Info: Total cell delay = 1.365 ns ( 21.11 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.102 ns ( 78.89 % ) " "Info: Total interconnect delay = 5.102 ns ( 78.89 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "6.467 ns" { eoc Selector0~4 current_state.st3 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "6.467 ns" { eoc eoc~combout Selector0~4 current_state.st3 } { 0.000ns 0.000ns 5.102ns 0.000ns } { 0.000ns 0.862ns 0.419ns 0.084ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.036 ns + " "Info: + Micro setup delay of destination is -0.036 ns" {  } { { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk destination 2.350 ns - Shortest register " "Info: - Shortest clock path from clock \"clk\" to destination register is 2.350 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.989 ns) 0.989 ns clk 1 CLK PIN_17 1 " "Info: 1: + IC(0.000 ns) + CELL(0.989 ns) = 0.989 ns; Loc. = PIN_17; Fanout = 1; CLK Node = 'clk'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.122 ns) + CELL(0.000 ns) 1.111 ns clk~clkctrl 2 COMB CLKCTRL_G2 7 " "Info: 2: + IC(0.122 ns) + CELL(0.000 ns) = 1.111 ns; Loc. = CLKCTRL_G2; Fanout = 7; COMB Node = 'clk~clkctrl'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.122 ns" { clk clk~clkctrl } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.702 ns) + CELL(0.537 ns) 2.350 ns current_state.st3 3 REG LCFF_X27_Y7_N27 2 " "Info: 3: + IC(0.702 ns) + CELL(0.537 ns) = 2.350 ns; Loc. = LCFF_X27_Y7_N27; Fanout = 2; REG Node = 'current_state.st3'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.239 ns" { clk~clkctrl current_state.st3 } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.526 ns ( 64.94 % ) " "Info: Total cell delay = 1.526 ns ( 64.94 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.824 ns ( 35.06 % ) " "Info: Total interconnect delay = 0.824 ns ( 35.06 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.350 ns" { clk clk~clkctrl current_state.st3 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "2.350 ns" { clk clk~combout clk~clkctrl current_state.st3 } { 0.000ns 0.000ns 0.122ns 0.702ns } { 0.000ns 0.989ns 0.000ns 0.537ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "6.467 ns" { eoc Selector0~4 current_state.st3 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "6.467 ns" { eoc eoc~combout Selector0~4 current_state.st3 } { 0.000ns 0.000ns 5.102ns 0.000ns } { 0.000ns 0.862ns 0.419ns 0.084ns } } } { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "2.350 ns" { clk clk~clkctrl current_state.st3 } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "2.350 ns" { clk clk~combout clk~clkctrl current_state.st3 } { 0.000ns 0.000ns 0.122ns 0.702ns } { 0.000ns 0.989ns 0.000ns 0.537ns } } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "clk q\[0\] regl\[0\] 8.656 ns register " "Info: tco from clock \"clk\" to destination pin \"q\[0\]\" through register \"regl\[0\]\" is 8.656 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clk source 4.389 ns + Longest register " "Info: + Longest clock path from clock \"clk\" to source register is 4.389 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.989 ns) 0.989 ns clk 1 CLK PIN_17 1 " "Info: 1: + IC(0.000 ns) + CELL(0.989 ns) = 0.989 ns; Loc. = PIN_17; Fanout = 1; CLK Node = 'clk'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { clk } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.122 ns) + CELL(0.000 ns) 1.111 ns clk~clkctrl 2 COMB CLKCTRL_G2 7 " "Info: 2: + IC(0.122 ns) + CELL(0.000 ns) = 1.111 ns; Loc. = CLKCTRL_G2; Fanout = 7; COMB Node = 'clk~clkctrl'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.122 ns" { clk clk~clkctrl } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 12 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.702 ns) + CELL(0.787 ns) 2.600 ns current_state.st6 3 REG LCFF_X27_Y7_N17 3 " "Info: 3: + IC(0.702 ns) + CELL(0.787 ns) = 2.600 ns; Loc. = LCFF_X27_Y7_N17; Fanout = 3; REG Node = 'current_state.st6'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.489 ns" { clk~clkctrl current_state.st6 } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.631 ns) + CELL(0.000 ns) 3.231 ns current_state.st6~clkctrl 4 COMB CLKCTRL_G4 8 " "Info: 4: + IC(0.631 ns) + CELL(0.000 ns) = 3.231 ns; Loc. = CLKCTRL_G4; Fanout = 8; COMB Node = 'current_state.st6~clkctrl'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.631 ns" { current_state.st6 current_state.st6~clkctrl } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 45 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.008 ns) + CELL(0.150 ns) 4.389 ns regl\[0\] 5 REG LCCOMB_X10_Y6_N16 1 " "Info: 5: + IC(1.008 ns) + CELL(0.150 ns) = 4.389 ns; Loc. = LCCOMB_X10_Y6_N16; Fanout = 1; REG Node = 'regl\[0\]'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.158 ns" { current_state.st6~clkctrl regl[0] } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.926 ns ( 43.88 % ) " "Info: Total cell delay = 1.926 ns ( 43.88 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.463 ns ( 56.12 % ) " "Info: Total interconnect delay = 2.463 ns ( 56.12 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.389 ns" { clk clk~clkctrl current_state.st6 current_state.st6~clkctrl regl[0] } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "4.389 ns" { clk clk~combout clk~clkctrl current_state.st6 current_state.st6~clkctrl regl[0] } { 0.000ns 0.000ns 0.122ns 0.702ns 0.631ns 1.008ns } { 0.000ns 0.989ns 0.000ns 0.787ns 0.000ns 0.150ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.000 ns + " "Info: + Micro clock to output delay of source is 0.000 ns" {  } { { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 24 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.267 ns + Longest register pin " "Info: + Longest register to pin delay is 4.267 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns regl\[0\] 1 REG LCCOMB_X10_Y6_N16 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCCOMB_X10_Y6_N16; Fanout = 1; REG Node = 'regl\[0\]'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { regl[0] } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 24 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.625 ns) + CELL(2.642 ns) 4.267 ns q\[0\] 2 PIN PIN_80 0 " "Info: 2: + IC(1.625 ns) + CELL(2.642 ns) = 4.267 ns; Loc. = PIN_80; Fanout = 0; PIN Node = 'q\[0\]'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.267 ns" { regl[0] q[0] } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 16 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.642 ns ( 61.92 % ) " "Info: Total cell delay = 2.642 ns ( 61.92 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.625 ns ( 38.08 % ) " "Info: Total interconnect delay = 1.625 ns ( 38.08 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.267 ns" { regl[0] q[0] } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "4.267 ns" { regl[0] q[0] } { 0.000ns 1.625ns } { 0.000ns 2.642ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.389 ns" { clk clk~clkctrl current_state.st6 current_state.st6~clkctrl regl[0] } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "4.389 ns" { clk clk~combout clk~clkctrl current_state.st6 current_state.st6~clkctrl regl[0] } { 0.000ns 0.000ns 0.122ns 0.702ns 0.631ns 1.008ns } { 0.000ns 0.989ns 0.000ns 0.787ns 0.000ns 0.150ns } } } { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.267 ns" { regl[0] q[0] } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "4.267 ns" { regl[0] q[0] } { 0.000ns 1.625ns } { 0.000ns 2.642ns } } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0}
{ "Info" "ITDB_FULL_TPD_RESULT" "abc_in\[2\] abc_out\[2\] 8.927 ns Longest " "Info: Longest tpd from source pin \"abc_in\[2\]\" to destination pin \"abc_out\[2\]\" is 8.927 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.850 ns) 0.850 ns abc_in\[2\] 1 PIN PIN_52 1 " "Info: 1: + IC(0.000 ns) + CELL(0.850 ns) = 0.850 ns; Loc. = PIN_52; Fanout = 1; PIN Node = 'abc_in\[2\]'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { abc_in[2] } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(5.279 ns) + CELL(2.798 ns) 8.927 ns abc_out\[2\] 2 PIN PIN_48 0 " "Info: 2: + IC(5.279 ns) + CELL(2.798 ns) = 8.927 ns; Loc. = PIN_48; Fanout = 0; PIN Node = 'abc_out\[2\]'" {  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "8.077 ns" { abc_in[2] abc_out[2] } "NODE_NAME" } } { "ADC0809.vhd" "" { Text "D:/FPGA/ADC0809/ADC0809.vhd" 15 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.648 ns ( 40.86 % ) " "Info: Total cell delay = 3.648 ns ( 40.86 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "5.279 ns ( 59.14 % ) " "Info: Total interconnect delay = 5.279 ns ( 59.14 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "8.927 ns" { abc_in[2] abc_out[2] } "NODE_NAME" } } { "c:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "c:/altera/quartus60/win/Technology_Viewer.qrui" "8.927 ns" { abc_in[2] abc_in[2]~combout abc_out[2] } { 0.000ns 0.000ns 5.279ns } { 0.000ns 0.850ns 2.798ns } } }  } 0 0 "%4!s! tpd from source pin \"%1!s!\" to destination pin \"%2!s!\" is %3!s!" 0 0}

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品一区二区在线视频| 香蕉成人啪国产精品视频综合网 | 日韩欧美第一区| heyzo一本久久综合| 精品中文字幕一区二区小辣椒| 午夜精品福利久久久| 亚洲午夜日本在线观看| 亚洲精品写真福利| 中文字幕一区二区三区四区| 久久女同互慰一区二区三区| 久久综合狠狠综合久久综合88 | caoporm超碰国产精品| 国产毛片精品视频| 日日夜夜精品视频免费| 亚洲bt欧美bt精品777| 亚洲国产一二三| 综合激情成人伊人| 一区二区视频免费在线观看| 亚洲欧美另类在线| 亚洲黄色小说网站| 亚洲在线中文字幕| 日韩高清不卡在线| 亚洲综合色成人| 亚洲高清免费一级二级三级| 亚洲国产综合在线| 亚洲欧美日韩国产手机在线| 亚洲午夜激情av| 午夜久久久影院| 日本少妇一区二区| 久久精品av麻豆的观看方式| 韩国成人福利片在线播放| 精品一区二区三区视频| 国产麻豆精品在线观看| 大白屁股一区二区视频| 成人激情小说网站| 欧美三级乱人伦电影| 欧美大片在线观看一区二区| 精品国产一二三| 亚洲色图清纯唯美| 五月婷婷色综合| 久久精品免费看| 国产在线乱码一区二区三区| 国产精品亚洲第一区在线暖暖韩国| 国产成人av网站| 91亚洲国产成人精品一区二区三| 欧美一a一片一级一片| 欧美日韩一区二区欧美激情| 欧美男女性生活在线直播观看| 精品福利一区二区三区| 中文字幕精品在线不卡| 亚洲自拍都市欧美小说| 99久久精品国产毛片| 欧美三级资源在线| 精品三级av在线| 亚洲黄网站在线观看| 捆绑紧缚一区二区三区视频 | 91亚洲国产成人精品一区二三| 欧美美女一区二区三区| 欧美精品一区二区三区在线 | 亚洲国产三级在线| 国产69精品一区二区亚洲孕妇 | 欧美经典三级视频一区二区三区| 一区二区三区在线视频观看 | 亚洲欧美激情小说另类| 日本不卡一区二区| 色婷婷精品久久二区二区蜜臀av| 日韩欧美一区在线观看| 国产精品美女久久久久高潮| 另类的小说在线视频另类成人小视频在线 | 欧美综合久久久| 精品成a人在线观看| 一区二区三区四区激情| 久久99久国产精品黄毛片色诱| 欧美亚洲免费在线一区| 国产性做久久久久久| 国内外成人在线| av在线不卡网| 久久久久久久综合日本| 亚洲国产综合色| 国产高清一区日本| 欧美成人乱码一区二区三区| 亚洲欧美日韩小说| 国产精品自拍三区| 精品国产免费久久| 亚洲一区二区三区中文字幕在线| 国产精品一区二区视频| 精品88久久久久88久久久| 亚洲午夜久久久久久久久电影网 | 精品污污网站免费看| 国产精品久久午夜夜伦鲁鲁| 人妖欧美一区二区| 欧日韩精品视频| 国产亚洲一二三区| 国产美女主播视频一区| 69堂成人精品免费视频| 中文字幕乱码久久午夜不卡| 粉嫩av一区二区三区在线播放| 日韩一区二区三区四区| 亚洲小少妇裸体bbw| 欧美婷婷六月丁香综合色| 国产精品资源在线看| 717成人午夜免费福利电影| 丝袜诱惑制服诱惑色一区在线观看| 91小视频在线观看| 国产日产欧产精品推荐色 | 国产精品一品二品| 国产亚洲欧美中文| 紧缚捆绑精品一区二区| 欧美一区二区三区男人的天堂| 亚洲另类色综合网站| 色视频欧美一区二区三区| 一区视频在线播放| eeuss影院一区二区三区| 国产精品久久久久一区二区三区| 国产精品一二三区| 久久精品男人天堂av| 日韩电影在线一区二区三区| 91精品国产色综合久久ai换脸 | 日本成人中文字幕在线视频 | 最好看的中文字幕久久| 色哟哟欧美精品| 中文字幕av一区二区三区| 丰满白嫩尤物一区二区| 日本一区二区成人在线| 国产+成+人+亚洲欧洲自线| 国产精品色哟哟网站| 91猫先生在线| 国产欧美一区在线| av成人免费在线观看| 亚洲欧美日韩在线| 在线观看国产日韩| 亚洲第四色夜色| 欧美一区二区三区精品| 国内精品嫩模私拍在线| 日韩精品资源二区在线| 欧美日韩dvd在线观看| 热久久免费视频| 色天天综合久久久久综合片| 日韩av电影免费观看高清完整版 | 欧美高清一级片在线观看| 成人av动漫在线| 亚洲精品高清在线| 欧美电视剧在线看免费| 成人免费毛片高清视频| 亚洲精品中文字幕乱码三区 | 久久尤物电影视频在线观看| 国产suv一区二区三区88区| 国产色一区二区| 91老师片黄在线观看| 午夜精品久久久久久久99水蜜桃| 91精品国产综合久久福利| 日本伊人精品一区二区三区观看方式| 日韩午夜在线播放| 国产91高潮流白浆在线麻豆 | 免费av成人在线| 欧美亚洲综合在线| 久久99精品国产.久久久久久| 国产清纯白嫩初高生在线观看91 | 91亚洲精品乱码久久久久久蜜桃| 亚洲超丰满肉感bbw| 国产日韩欧美激情| 欧美肥妇bbw| 91小宝寻花一区二区三区| 美腿丝袜亚洲综合| 亚洲丝袜另类动漫二区| 欧美mv日韩mv国产网站app| 色综合天天综合色综合av| 精品在线播放免费| 亚洲成人动漫在线免费观看| 国产女同互慰高潮91漫画| 欧美精品日韩精品| 99久久精品一区| 国产精品一级二级三级| 日韩国产欧美在线观看| 亚洲精品亚洲人成人网在线播放| 26uuu久久综合| 在线播放日韩导航| 在线这里只有精品| 99视频一区二区| 国产精品 欧美精品| 美女网站一区二区| 亚洲成人av一区二区| 亚洲精品国产高清久久伦理二区| 日本一区二区三级电影在线观看| 91精品国产91久久综合桃花| 色欧美日韩亚洲| aaa亚洲精品一二三区| 国产精品69毛片高清亚洲| 老司机精品视频一区二区三区| 亚洲成人资源网| 一区二区三区日韩| 亚洲婷婷在线视频| 国产精品久久久久久久久免费丝袜| 精品三级在线观看| 精品美女被调教视频大全网站| 欧美日韩国产123区| 欧美视频在线观看一区二区| 日本福利一区二区| 91福利国产成人精品照片| 波多野结衣亚洲|