亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? sdr_sdram_tb.v

?? sdram的控制器 verilog源碼
?? V
?? 第 1 頁 / 共 2 頁
字號:
/******************************************************************************
*
*  LOGIC CORE:          SDR SDRAM Controller test bench			
*  MODULE NAME:         sdr_sdram_tb()
*  COMPANY:             Northwest Logic, Inc.
*                       www.nwlogic.com
*
*  REVISION HISTORY:  
*
*    Revision 1.0  05/12/2000     Initial Release.
*         
*             1.1  07/12/2000     Modified to support burst terminate and precharge
*                                 during full page accesses.
*
*  FUNCTIONAL DESCRIPTION:
*
*  This module is the test bench for the SDR SDRAM controller.
*
*  Trade Secret of Northwest Logic, Inc.  Do not disclose.
*  Copyright Northwest Logic, Inc., 2000.  All rights reserved.  
*
*  Copying or other reproduction of this code except
*  for archival purposes is prohibited without the prior written
*  consent of Northwest Logic.
*
*             RESTRICTED RIGHTS LEGEND
*
*  Use, duplication, or disclosure by the Government is subject to
*  restrictions as set forth in paragraph (b) (3) (B) of the Rights
*  in Technical Data and Computer Software clause in DAR 7-104.9(a).
*
******************************************************************************/
`timescale 1ps / 1ps

module sdr_sdram_tb();


// defines for the testbench
`define         BL              8               // burst length
`define         CL              3               // cas latency
`define         RCD             2               // RCD
`define         LOOP_LENGTH     1024            // memory test loop length


`include        "params.v"


reg                             clk;                    // Generated System Clock
reg                             clk2;                   // staggered system clock for sdram models

reg                             reset_n;                // Reset

reg     [2:0]                   cmd;
reg     [`ASIZE-1:0]            addr;
reg                             ref_ack;
reg     [`DSIZE-1:0]            datain;
reg     [`DSIZE/8-1:0]          dm;


wire                            cmdack;
wire    [`DSIZE-1:0]            dataout;
wire    [11:0]                  sa;
wire    [1:0]                   ba;
wire    [1:0]                   cs_n;
wire                            cke;
wire                            ras_n;
wire                            cas_n;
wire                            we_n;
wire    [`DSIZE-1:0]            dq;
wire    [`DSIZE/8-1:0]          dqm;
reg     [`ASIZE-1:0]            test_data;
reg     [`DSIZE-1:0]            test_addr;
reg     [11:0]                  mode_reg;


integer                         j;
integer                         x,y,z;
integer                         bl;


// SDR SDRAM controller
sdr_sdram sdr_sdram1 (
                .CLK(clk),
                .RESET_N(reset_n),
                .ADDR(addr),
                .CMD(cmd),
                .CMDACK(cmdack),
                .DATAIN(datain),
                .DATAOUT(dataout),
                .DM(dm),
                .SA(sa),
                .BA(ba),
                .CS_N(cs_n),
                .CKE(cke),
                .RAS_N(ras_n),
                .CAS_N(cas_n),
                .WE_N(we_n),
                .DQ(dq),
                .DQM(dqm)
                );

// micron memory models

mt48lc8m16a2 mem00      (.Dq(dq[15:0]),
                        .Addr(sa[11:0]),
                        .Ba(ba),
                        .Clk(clk2),
                        .Cke(cke),
                        .Cs_n(cs_n[0]),
                        .Cas_n(cas_n),
                        .Ras_n(ras_n),
                        .We_n(we_n),
                        .Dqm(dqm[1:0]));

mt48lc8m16a2 mem01      (.Dq(dq[31:16]),
                        .Addr(sa[11:0]),
                        .Ba(ba),
                        .Clk(clk2),
                        .Cke(cke),
                        .Cs_n(cs_n[0]),
                        .Cas_n(cas_n),
                        .Ras_n(ras_n),
                        .We_n(we_n),
                        .Dqm(dqm[3:2]));
                        
mt48lc8m16a2 mem10      (.Dq(dq[15:0]),
                        .Addr(sa[11:0]),
                        .Ba(ba),
                        .Clk(clk2),
                        .Cke(cke),
                        .Cs_n(cs_n[1]),
                        .Cas_n(cas_n),
                        .Ras_n(ras_n),
                        .We_n(we_n),
                        .Dqm(dqm[1:0]));

mt48lc8m16a2 mem11      (.Dq(dq[31:16]),
                        .Addr(sa[11:0]),
                        .Ba(ba),
                        .Clk(clk2),
                        .Cke(cke),
                        .Cs_n(cs_n[1]),
                        .Cas_n(cas_n),
                        .Ras_n(ras_n),
                        .We_n(we_n),
                        .Dqm(dqm[3:2]));


initial begin
        clk = 1;
        clk2 = 1;
        reset_n = 0;                                             // reset the system
        #100000 reset_n = 1;
end


// system clocks

//133mhz clock always block
always begin
        #2750 clk2 = ~clk2;                                  
        #1000 clk = ~clk;
end

//100mhz clock always block
//always begin
//        #3 clk2 = ~clk2;                                  
//        #2 clk = ~clk;
//end



//      write_burst(address, start_value, data_mask, RCD, BL)
//
//      This task performs a write access of size BL 
//      at SDRAM address to the SDRAM controller
//
//      address         :    Address in SDRAM to start the burst access
//      start_value     :    Starting value for the burst write sequence.  The write burst task
//                              simply increments the data values from the start_value.
//      data_mask       :    Byte data mask for all cycles in the burst.
//      RCD             :    RCD value that was set during configuration
//      BL              :    BL is the burst length the devices have been configured for.

task    burst_write;

        input [`ASIZE-1   : 0]    address;
        input [`DSIZE-1   : 0]    start_value;
        input [`DSIZE/8-1 : 0]    data_mask;
        input [1 : 0]             RCD;
        input [3 : 0]             BL;

        integer                 i;

        begin
                addr <= address;
                cmd  <= 3'b010;                             // Issue a WRITEA command
                datain <= start_value;                      // Assert the first data value
                dm     <= data_mask;
                @(cmdack==1);                               // wait for the ack from the controller
                @(posedge clk);
                cmd  <= 3'b000;
                for (i=1 ; i<=(RCD-2); i=i+1)               // wait for RAS to CAS to expire
                @(posedge clk);
                for(i = 1; i <= BL; i = i + 1)              // loop from 1 to BL
                begin
                         #1000;
                        datain <= start_value + i;          // clock the data into the controller
                        @(posedge clk);
                        
                end
                dm <= 0;
        end
endtask



//      burst_read(address, start_value, CL, RCD, BL)
//
//      This task performs a read access of size BL 
//      at SDRAM address to the SDRAM controller
//
//      address         :       Address in SDRAM to start the burst access
//      start_value     :       Starting value for the burst read sequence.  The read burst task
//                                simply increments and compares the data values from the start_value.
//      CL              :       CAS latency the sdram devices have been configured for.
//      RCD             :       RCD value the controller has been configured for.
//      BL              :       BL is the burst length the sdram devices have been configured for


task    burst_read;

        input   [`ASIZE-1 : 0]         address;
        input   [`DSIZE-1 : 0]         start_value;
        input   [1 : 0]                CL;
        input   [1 : 0]                RCD;
        input   [3 : 0]                BL;
        integer                        i;
        reg     [`DSIZE-1 : 0]         read_data;
        
        begin
                addr  <= address;
                cmd   <= 3'b001;                            // Issue the READA command
                @(cmdack == 1);                             // wait for an ack from the controller
                @(posedge clk);
                #1000;
                cmd <= 3'b000;                              // Issue a NOP
                for (i=1 ; i<=(CL+RCD+1); i=i+1)            // wait for RAS to CAS to expire
                @(posedge clk);
                for(i = 1; i <= BL; i = i + 1)              // loop from 1 to burst length(BL), collecting and comparing the data
                begin
                        @(posedge clk);
                        read_data <= dataout;
                        #2000;
                        if (read_data !== start_value + i - 1)
                        begin
                                $display("Read error at %h read %h expected %h", (addr+i-1), read_data, (start_value + i -1));
                                $stop;
                        end
                end
                #1000000;
                cmd <= 3'b100;                           // issue a precharge command to close the page                          
                @(posedge clk);
                @(cmdack==1);
                @(posedge clk);
                #1000;    
                cmd  <= 3'b000;

        end
endtask


//      page_write_burst(address, start_value, data_mask, RCD, length)
//
//      This task performs a page write burst access of size length 
//      at SDRAM address to the SDRAM controller
//
//      address         :    Address in SDRAM to start the burst access
//      start_value     :    Starting value for the burst write sequence.  The write burst task
//                              simply increments the data values from the start_value.
//      data_mask       :    Byte data mask for all cycles in the burst.
//      RCD             :    RCD value that was set during configuration
//      length          :    burst length of the access.

task    page_write_burst;

        input [`ASIZE-1   : 0]    address;
        input [`DSIZE-1   : 0]    start_value;
        input [`DSIZE/8-1 : 0]    data_mask;
        input [1 : 0]             RCD;
        input [15 : 0]            length;

        integer                 i;

        begin
                addr <= address;
                cmd  <= 3'b010;
                datain <= start_value;
                dm     <= data_mask;
                @(cmdack==1);
                @(posedge clk);
                #1000;    
                cmd  <= 3'b000;
                for (i=1 ; i<=(RCD-2); i=i+1)
                @(posedge clk);

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲欧美一区二区视频| 国产欧美一区二区精品性| 国产一区二区精品久久99| 国产丝袜在线精品| 欧美日本在线一区| 99在线精品视频| 久久国产尿小便嘘嘘尿| 亚洲综合网站在线观看| 国产午夜精品理论片a级大结局 | 国产成人精品综合在线观看| 亚洲123区在线观看| 国产精品麻豆网站| 精品国产乱码91久久久久久网站| 日本国产一区二区| 欧美色图免费看| 97国产一区二区| 老司机精品视频线观看86| 成人免费小视频| 久久精品视频免费观看| 日韩一区二区三区四区| 欧美丝袜第三区| 色综合激情久久| 国产福利视频一区二区三区| 蜜臀精品久久久久久蜜臀| 一区二区三区国产豹纹内裤在线| 国产精品入口麻豆原神| www国产精品av| 日韩欧美一区在线观看| 欧美日韩大陆在线| 欧美色综合网站| 色狠狠色狠狠综合| 99国产欧美另类久久久精品| 国产69精品久久777的优势| 激情综合色综合久久| 日韩av网站在线观看| 粉嫩av一区二区三区| 亚洲自拍另类综合| 亚洲欧洲制服丝袜| 中文字幕亚洲精品在线观看| 国产午夜精品美女毛片视频| 国产视频一区二区在线| 久久久久久久久久久久久夜| 久久综合五月天婷婷伊人| 日韩欧美一区二区免费| 欧美一级二级在线观看| 制服丝袜亚洲色图| 欧美成人免费网站| 久久久另类综合| 国产午夜精品一区二区三区视频| 国产欧美一区二区精品性色超碰| 国产精品免费看片| 亚洲精品日日夜夜| 亚洲sss视频在线视频| 丝袜美腿亚洲一区| 久久精品久久综合| 国产精品一二三四五| 高清免费成人av| 色综合久久综合网| 欧美日韩精品二区第二页| 日韩欧美久久久| 国产日韩影视精品| 亚洲美腿欧美偷拍| 日韩高清不卡一区二区三区| 另类成人小视频在线| 黑人巨大精品欧美黑白配亚洲| 精品一区二区三区在线观看国产| 蜜桃视频免费观看一区| 国产成人av一区二区| 福利91精品一区二区三区| 日本伊人色综合网| 久久99精品久久久| 极品尤物av久久免费看| 国产成人精品网址| 国产欧美日韩综合精品一区二区| 久久精品这里都是精品| 国产精品三级视频| 亚洲韩国精品一区| 日韩影视精彩在线| 狠狠久久亚洲欧美| eeuss鲁片一区二区三区在线观看| av一区二区三区黑人| 欧美综合一区二区| 日韩一区二区免费高清| 久久精品视频免费| 亚洲少妇中出一区| 久久99九九99精品| a4yy欧美一区二区三区| 欧美精品亚洲一区二区在线播放| 欧美一级日韩不卡播放免费| 久久精品视频免费| 一区二区三区久久| 免费在线观看不卡| 91丨porny丨蝌蚪视频| 欧美电影影音先锋| 国产欧美一区二区在线观看| 亚洲精品一二三四区| 免费在线观看不卡| 92精品国产成人观看免费| 欧美影视一区二区三区| 精品国产成人系列| 一区二区三区国产精华| 久久精品国产色蜜蜜麻豆| 成人激情av网| 精品久久久久久久久久久久久久久| 中文字幕不卡在线播放| 日韩成人一级片| 成人一级视频在线观看| 欧美久久久久久久久久| 国产欧美精品一区| 亚洲观看高清完整版在线观看| 国产精品1区2区3区在线观看| 欧洲av在线精品| 久久久久综合网| 午夜成人免费视频| 99热精品国产| 2020国产精品| 婷婷久久综合九色综合绿巨人 | 国产精品不卡在线观看| 视频一区中文字幕| 99久久亚洲一区二区三区青草| 日韩欧美黄色影院| 亚洲一区二区三区影院| 成人永久免费视频| 精品欧美一区二区久久 | 亚洲图片一区二区| 成人理论电影网| 精品国产1区2区3区| 一区二区三区在线视频播放| 91麻豆精品秘密| 日本一区二区免费在线观看视频| 日韩成人dvd| 欧美日韩中文精品| 亚洲精品免费一二三区| 丰满少妇在线播放bd日韩电影| 欧美午夜电影一区| 亚洲午夜激情av| 色一区在线观看| 国产精品色婷婷久久58| 国产成人无遮挡在线视频| 日韩欧美一区电影| 日本中文字幕一区二区有限公司| 欧美亚洲精品一区| 午夜激情一区二区| 欧美日韩国产系列| 亚洲高清免费在线| 91福利小视频| 亚洲精选一二三| 一本久久综合亚洲鲁鲁五月天| 国产亚洲精品久| 蜜臀av在线播放一区二区三区| 欧美色综合久久| 亚洲国产精品尤物yw在线观看| 欧美四级电影网| 亚洲国产一区二区三区青草影视 | 欧美精选午夜久久久乱码6080| 一区二区三区加勒比av| av激情成人网| 亚洲欧美日韩在线| 欧美性极品少妇| 亚洲3atv精品一区二区三区| 欧美日韩国产一区| 日韩激情视频在线观看| 欧美日韩午夜精品| 美女免费视频一区| 精品国产百合女同互慰| 国产精品18久久久久| 国产三区在线成人av| 波多野结衣精品在线| **欧美大码日韩| 制服丝袜国产精品| 久久99国产精品免费| 国产欧美一区二区三区在线看蜜臀 | 不卡的看片网站| 亚洲欧洲国产日韩| 欧美性受极品xxxx喷水| 日本怡春院一区二区| 久久综合九色综合97_久久久| 国产在线不卡视频| 国产精品视频看| 欧美在线播放高清精品| 日韩av一二三| 亚洲国产精品99久久久久久久久| 99精品国产视频| 日日摸夜夜添夜夜添精品视频 | 欧美一级日韩一级| 国产在线看一区| 国产精品大尺度| 欧美喷潮久久久xxxxx| 国产成人免费视频网站| 亚洲综合色区另类av| 欧美一区二区三区白人| 国产999精品久久| 亚洲一区二区欧美日韩 | 欧美韩国一区二区| 91丝袜呻吟高潮美腿白嫩在线观看| 麻豆成人91精品二区三区| 国产精品欧美精品| 欧美伦理视频网站| 成人免费视频app| 亚欧色一区w666天堂|