亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cb_generator.pl

?? PWM Verilog HDL原碼和底層C驅動
?? PL
?? 第 1 頁 / 共 3 頁
字號:
# | file: cb_generator.pl# |# | This SOPC Builder Generator program is provided by# | the Component Builder application. It is copied# | straight across and is data-driven from its command# | line arguments and the PTF files referenced.# |# | Its purpose is to construct an HDL "wrapper" for# | a particular instance of a particular SOPC Builder# | peripheral. This wrapper resolves the instance# | name and any HDL parameterization.# |# +-------------------------------------------# +-------------------------------------------# |use strict;use format_conversion_utils;use ptf_parse;use wiz_utils;use europa_all;use run_system_command_utils;# |# +-------------------------------------------# +-------------------------------------------# |# | first pass: include all of generator_libarary.pm RIGHT HERE.# | dvb04.08.02# | then prune down to actual functionality.# |# | TODO: Rewrite this whole file into something readable# | this is much more confusing than I'm comfortable with. dvb04.# | (though it does seem to work.)# |my $DEBUG_DEFAULT_GEN = 1;#This is the global hash of arguments passed in by the generator programmy $generator_hr = {		     wrapper_args => {				      make_wrapper => 0,				      top_module_name => "",				      simulate_hdl => 1,				      ports => "",				     },		     class_ptf_hr => "",		     module_ptf_hr => "",		     system_ptf_hr => "",		     language => "",		     external_args => "",		     external_args_hr => "",		     project_path_widget => "__PROJECT_DIRECTORY__",		     generator_mode => "silent",		    };sub generator_print_verbose{  my ($info) = (@_);  if($generator_hr->{generator_mode} eq "verbose"){    print("cb_generator.pl: ".$info);  }}sub generator_enable_mode{  my ($mode) = (@_);  $generator_hr->{generator_mode} = $mode;}sub generator_get_system_ptf_handle{   return $generator_hr->{system_ptf_hr};}sub generator_get_language{  return $generator_hr->{language};}sub generator_get_class_ptf_handle{  return $generator_hr->{class_ptf_hr};}sub default_ribbit{  my ($arg) = (@_);  &ribbit("\n\n--Error: default_gen_lib: $arg\n");  }sub _copy_files{  my ($dest_dir, $source_dir, @files) = (@_);  my $function_name;    #validate args  &default_ribbit("No target dir for function copy_files!")  unless ($dest_dir ne "");    &default_ribbit("No source dir for function copy_files!")  unless ($source_dir ne "");  &default_ribbit("No files for function copy_files!")  unless (@files != 0);    #check for valid directories  opendir (SDIR, $source_dir) or     &default_ribbit("can't open $source_dir !");    opendir (DDIR, $dest_dir) or    &default_ribbit("can't open $dest_dir !");      foreach my $source_file(@files){    # |    # | Separate out the source subdir and the source filename    # |    my $source_subdir = "";    my $source_filename = $source_file;    if($source_filename =~ /^(.*)\/(.*)$/)  # break on last slash    {      $source_subdir = "/$1"; # embed its leading slash, for concatty      $source_filename = $2;    }    my $source_fullpath = "$source_dir$source_subdir/$source_filename";    my $dest_fullpath = "$dest_dir/$source_filename";    &Perlcopy($source_fullpath, $dest_fullpath);    &generator_print_verbose("Copying file: \"$source_fullpath\""            . " to \"$dest_fullpath\".\n");  }  closedir (SDIR);  closedir (DDIR);}sub get_module_wrapper_arg_hash_from_system_ptf_file{  my $module_ptf_hr = $generator_hr->{module_ptf_hr};    my @list_of_sections = ("MASTER","SLAVE","PORT_WIRING");  my @port_list;  foreach my $section(@list_of_sections){    my $number = get_child_count($module_ptf_hr, $section);    for(my $initial=0; $initial < $number; $initial++){            my $interface_section = get_child($module_ptf_hr, $initial, $section);	      my $interface_section_name = get_data($interface_section);      my $port_wiring_section;      if($section ne "PORT_WIRING"){	$port_wiring_section = 	  get_child_by_path($module_ptf_hr, $section." ".$interface_section_name."/PORT_WIRING");	      }else{	$port_wiring_section =	  get_child_by_path($module_ptf_hr, $section);      }      my $num_ports = get_child_count($port_wiring_section, "PORT");      foreach(my $port_count = 0; $port_count < $num_ports; $port_count++){	my $port = get_child($port_wiring_section, $port_count, "PORT");		my %port_info_struct;	$port_info_struct{name} = get_data($port);	$port_info_struct{direction} = get_data_by_path($port, "direction");	$port_info_struct{width} = get_data_by_path($port, "width");	$port_info_struct{vhdl_record_name} = get_data_by_path($port, "vhdl_record_name");	$port_info_struct{vhdl_record_type} = get_data_by_path($port, "vhdl_record_type");		push(@port_list, \%port_info_struct);	      }    }	  }  $generator_hr->{wrapper_args}{ports} = \@port_list;}sub generator_make_module_wrapper{  my ($simulate_hdl, $top_module_name, $module_language) = (@_);  &default_ribbit("generator_make_module_wrapper: no arg0 passed in for simulate_hdl\n")    if($simulate_hdl eq '');  &default_ribbit("generator_make_module_wrapper: no arg1 passed in for top_module_name\n")    unless($top_module_name);  $generator_hr->{wrapper_args}{simulate_hdl} = $simulate_hdl;  $generator_hr->{wrapper_args}{top_module_name} = $top_module_name;  $generator_hr->{wrapper_args}{make_wrapper} = 1;  $generator_hr->{wrapper_args}{module_language} = $module_language;}# |# | recognize varous number forms,# | return 'h0123abcd-ish.# |sub turn_anything_into_appropriate_string($$$$)	{	my ($value,$type,$editable,$module_language) = (@_);    return $value if($value =~ /^\"/);   # quoted string: unscathed    return $value if($type eq "string"); # string: anything is ok        return $value if(!$editable);        # and you know, if you can't change it, keep it!        	# |	# | first, convert to a number	# |	my $base = 10;	my $n = $value;	my $width = 32;	my $number = 0;		$value = lc($value); # lower case		if($value =~ /^([0-9]*)\'([hbo])(.*)$/)		{		# | tick notation: AOK for verilog		if($module_language eq "verilog")			{			$number = $value;			}		# |		# | note: at this point, we could notice if the		# | result should be vhdl binary, and convert		# | to that, avoiding the precision-losing		# | integer intermediary		# |		# | (alternatively, we could use a binary string		# | always as the intermediate form, rather than		# | a precision-losing int.)		# |		else			{			$width = $1;			my $baseletter = $2;			my $digits = $3;						if($baseletter eq "h")				{				$base = 16;				}			elsif($baseletter eq "b")				{				$base = 2;				}			elsif($baseletter eq "o") # must be				{				$base = 8;				}						$digits =~ s/[ _-]//g; # crush out dividing value						while(length($digits) > 0)				{				my $digit = substr($digits,0,1);				$digits = substr($digits,1);				my $digitvalue = hex($digit); # how handy				$number = $number * $base + $digitvalue;				}			}		}	elsif($value =~ /^0x(.*)$/)		{		$number = hex($1);		}	else  # try for decimal		{		$number = int(1 * $value);		}		# |	# | ok, we have a number. If our target type	# | is "std_logic_vector(this downto that)"	# | for tricky VHDL, we	# | must quote a binary string out of it.	# |		if(($module_language eq "vhdl") and ($type =~ /^.*\((\d+) downto (\d+)\).*$/))		{		my ($high_bit,$low_bit) = ($1,$2);		my $binary = "";		for(my $bit = $low_bit; $bit <= $high_bit; $bit++)			{			$binary = ($number % 2) . $binary;			$number = int($number >> 1);			}				$number = '"' . $binary . '"';		}		return $number;	}## return @array of vhdl libraries, if any, from the class.ptfsub get_libraries(){    my $class_ptf = generator_get_class_ptf_handle();    my @libraries;    my $libraries_ptf = get_child_by_path($class_ptf,"CLASS/CB_GENERATOR/LIBRARIES");    if($libraries_ptf)        {        my $library_count = get_child_count($libraries_ptf,"library");        for(my $i = 0; $i < $library_count; $i++)        {            my $library_ptf = get_child($libraries_ptf,$i,"library");            my $library_name = get_data($library_ptf);            push(@libraries,$library_name);        }    }    return @libraries;}sub _generator_make_module_wrapper	{    my $wrapper_args = $generator_hr->{wrapper_args};  my $no_black_box = $wrapper_args->{simulate_hdl};  my $top_module_name = $wrapper_args->{top_module_name};  my $language = $generator_hr->{language};  my @external_args = @{$generator_hr->{external_args}};  my $module_ptf_hr = $generator_hr->{module_ptf_hr};  ### Build Module  my $project = e_project->new(@external_args);  my $top = $project->top();    # add the ports to the system module  my @ports;    foreach my $port_hash(@{$wrapper_args->{ports}}){    my $porto = e_port->new({			     name => $port_hash->{name},			     width => $port_hash->{width},			     direction => $port_hash->{direction},			     vhdl_record_name => $port_hash->{vhdl_record_name},			     vhdl_record_type => $port_hash->{vhdl_record_type}			    });    push(@ports, $porto);  }  $top->add_contents(@ports);      # +----------------------------------------    # | Get parameters from class.ptf    # | create @array of parameters, eacho    # | one like name=>, default=>, type=>,    # |      # | These are the definitions of parameters for    # | ANY instance of this module; we need to     # | have them in the "wrapee" module so that    # | when the system bus is knitted together    # | the parameter types can be properly used.    # |    # | (as it turns out, verilog doesnt need    # | them, but vhld does)    # |

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一区二区三区精品| 中文一区在线播放| 国产精品丝袜一区| 婷婷六月综合网| 成人av资源网站| 日韩午夜在线影院| 亚洲影院理伦片| 成人高清在线视频| 精品91自产拍在线观看一区| 亚洲精选视频免费看| 福利电影一区二区| 欧美精品一区二区精品网| 亚洲图片一区二区| 91啪亚洲精品| 国产精品久久久久久久蜜臀 | 免费观看在线综合| 91久久精品网| 中文字幕永久在线不卡| 国产另类ts人妖一区二区| 日韩三级免费观看| 日一区二区三区| 欧美视频三区在线播放| 伊人夜夜躁av伊人久久| 色综合久久九月婷婷色综合| 国产精品久久久久久久第一福利 | 精品国产乱码久久久久久牛牛 | 亚洲精品久久久蜜桃| 成人丝袜高跟foot| 国产欧美视频一区二区三区| 黑人精品欧美一区二区蜜桃| 精品国精品自拍自在线| 久久精品噜噜噜成人88aⅴ | 777色狠狠一区二区三区| 一区二区在线看| 在线观看一区日韩| 亚洲成av人片www| 欧美性受xxxx| 日本在线不卡视频| 日韩久久久久久| 国产一区二区看久久| 久久免费看少妇高潮| 粉嫩蜜臀av国产精品网站| 亚洲国产精品99久久久久久久久| 丁香婷婷综合激情五月色| 中文字幕精品综合| 91久久精品网| 日本aⅴ精品一区二区三区| 欧美大片免费久久精品三p| 国产制服丝袜一区| 国产精品国产精品国产专区不蜜| 91年精品国产| 日韩国产精品大片| 久久影院视频免费| 91视视频在线观看入口直接观看www| 亚洲激情av在线| 欧美放荡的少妇| 国产精品一区二区在线播放| 国产精品久线观看视频| 91久久奴性调教| 国产又黄又大久久| 亚洲欧美激情小说另类| 欧美一区二区三区色| 国产成人在线看| 亚洲国产sm捆绑调教视频 | 国产精品毛片大码女人| 91极品视觉盛宴| 久久精工是国产品牌吗| 国产日本亚洲高清| 欧美日韩一区二区在线观看视频| 日本aⅴ亚洲精品中文乱码| 亚洲国产激情av| 这里只有精品视频在线观看| 国产jizzjizz一区二区| 亚洲成av人片在线观看| 国产三级精品视频| 欧美日本乱大交xxxxx| 国产成人精品一区二| 亚洲444eee在线观看| 中文字幕电影一区| 337p亚洲精品色噜噜噜| 91麻豆国产福利在线观看| 看国产成人h片视频| 亚洲综合激情另类小说区| 久久这里只有精品6| 欧美丰满嫩嫩电影| 在线免费观看不卡av| 成熟亚洲日本毛茸茸凸凹| 日本不卡视频在线| 一区二区三区不卡在线观看 | 日韩小视频在线观看专区| 偷拍日韩校园综合在线| 26uuu久久天堂性欧美| 欧美系列日韩一区| 91小宝寻花一区二区三区| 精品一区二区免费视频| 亚洲成人一区二区在线观看| 中文字幕一区av| 国产午夜亚洲精品不卡| 欧美成人伊人久久综合网| 欧美日韩国产在线播放网站| 97久久精品人人爽人人爽蜜臀| 久久国产精品无码网站| 日韩在线a电影| 亚洲永久免费av| 亚洲精品国产无天堂网2021| 中文字幕av不卡| 欧美高清一级片在线观看| 久久精品视频免费观看| 国产欧美日韩不卡免费| 久久免费电影网| 国产亚洲一区二区在线观看| 精品日韩一区二区| 26uuu亚洲综合色| 久久久久久久精| 欧美高清一级片在线观看| 欧美极品xxx| 国产精品无遮挡| 日韩久久一区二区| 亚洲精品免费播放| 亚洲国产一二三| 奇米亚洲午夜久久精品| 男女激情视频一区| 国产在线不卡一卡二卡三卡四卡| 国内精品嫩模私拍在线| 国产高清无密码一区二区三区| 国产九色精品成人porny| 成人性视频免费网站| 99久久亚洲一区二区三区青草| 色综合网色综合| 欧美日韩国产精品自在自线| 91精品免费在线观看| 337p粉嫩大胆色噜噜噜噜亚洲| 国产性天天综合网| 亚洲美女在线一区| 日韩**一区毛片| 国模套图日韩精品一区二区| 国产精品综合久久| 色综合中文字幕国产 | 蜜桃视频一区二区三区在线观看| 日韩福利电影在线观看| 久久99精品国产麻豆不卡| 国产成人av电影在线观看| 91色乱码一区二区三区| 6080午夜不卡| 国产日韩欧美精品综合| 一区二区三区四区不卡视频| 欧美aaaaaa午夜精品| 国产一区二区三区美女| 91亚洲男人天堂| 日韩免费看的电影| 国产精品免费久久| 强制捆绑调教一区二区| 99久久精品免费看国产免费软件| 欧美日韩免费一区二区三区视频| 精品国产一区二区三区不卡| 综合久久一区二区三区| 免费成人小视频| 色av一区二区| 欧美不卡一区二区| 一区二区三区在线免费视频| 国产精品中文字幕日韩精品| 欧洲亚洲精品在线| 中文一区在线播放| 韩国av一区二区三区| 欧美性大战久久久久久久蜜臀| 久久精品亚洲精品国产欧美kt∨| 亚洲综合图片区| 成人app下载| 精品国产一区二区三区四区四 | 久久er99精品| 精品视频免费看| 日韩美女视频一区二区| 激情深爱一区二区| 4438亚洲最大| 亚洲大片精品永久免费| 91色婷婷久久久久合中文| 久久久国产一区二区三区四区小说 | 972aa.com艺术欧美| 久久奇米777| 日本色综合中文字幕| 欧美视频在线一区| 亚洲天天做日日做天天谢日日欢| 另类成人小视频在线| 欧美日韩国产美女| 亚洲一区免费在线观看| 91网上在线视频| 国产精品不卡在线| 国产成人av网站| 国产欧美视频一区二区三区| 韩国欧美国产1区| 日韩欧美国产高清| 久久激五月天综合精品| 日韩午夜激情视频| 美女视频黄频大全不卡视频在线播放| 欧美在线你懂的| 亚洲福利视频三区| 欧美日韩你懂的| 日韩制服丝袜av| 欧美一区二区视频免费观看| 日韩av中文在线观看|