亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mem_interface_top_ddr_controller_0.txt

?? 基于FPGA 實現DDR SDRAM的控制器
?? TXT
?? 第 1 頁 / 共 4 頁
字號:
        ext_mode_reg         <=  af_addr [`row_address-1:0];
   end

   //to initialize memory
   always @ (posedge clk_0) begin
      if ((rst_r)|| (init_state == INIT_DEEP_MEMORY_ST)) begin
         init_memory <= 1'b1;
      end
      else if (init_count_cp == 4'hA) begin
         init_memory <= 1'b0;
      end
           else begin
              init_memory <= init_memory;
           end
   end

   // mrd count
   always @ (posedge clk_0) begin
      if (rst_r)
         mrd_count <= 1'b0;
      else if (state == LOAD_MODE_REG_ST)
        mrd_count <= `mrd_count_value;
      else if (mrd_count != 1'b0)
        mrd_count <= 1'b0;
      else
        mrd_count <= 1'b0;
   end

   // rp count
   always @ (posedge clk_0) begin
      if (rst_r)
        rp_count[2:0] <= 3'b000;
      else if (state == PRECHARGE)
        rp_count[2:0] <= `rp_count_value;
      else if (rp_count[2:0] != 3'b000)
        rp_count[2:0] <= rp_count[2:0] - 1;
      else
        rp_count[2:0] <= 3'b000;
   end

   // rfc count
   always @ ( posedge clk_0) begin
      if (rst_r)
        rfc_count[5:0] <= 6'b000000;
      else if (state == AUTO_REFRESH)
        rfc_count[5:0] <= `rfc_count_value;
      else if (rfc_count[5:0] != 6'b000000)
        rfc_count[5:0] <= rfc_count[5:0] - 1;
      else
        rfc_count[5:0] <= 6'b00_0000;
   end

   // rcd count - 20ns
   always @ ( posedge clk_0) begin
      if (rst_r)
        rcd_count[2:0] <= 3'b000;
      else if (state == ACTIVE)
        rcd_count[2:0] <= `rcd_count_value;
      else if (rcd_count[2:0] != 3'b000)
        rcd_count[2:0] <= rcd_count[2:0] - 1;
      else
        rcd_count[2:0] <=  3'b000;
   end


   // ras count - active to precharge
   always @ ( posedge clk_0) begin
      if (rst_r)
         ras_count[3:0] <= 4'b0000;
      else if (state == ACTIVE)
         ras_count[3:0] <= `ras_count_value;
      else if (ras_count[3:1] == 3'b000) begin
         if (ras_count[0] != 1'b0)
           ras_count[0] <= 1'b0;
      end
      else  begin
         ras_count[3:0] <= ras_count[3:0] - 1;
      end
   end // always @ ( posedge clk_0)

   //AL+BL/2+TRTP-2
   // rtp count - read to precharge
   always @ ( posedge clk_0) begin
      if (rst_r)
        rtp_count[3:0] <= 4'b0000;
      else if (read_state)
        rtp_count[3:0] <= (`trtp_count_value ) ;
      else if (rtp_count[3:1] == 3'b000) begin
       if (rtp_count[0] != 1'b0)
         rtp_count[0] <= 1'b0;
      end
      else begin
       rtp_count[3:0] <= rtp_count[3:0] - 1;
      end
   end // always @ ( posedge clk_0)

   // WL+BL/2+TWR
   // wtp count - write to precharge
   always @ ( posedge clk_0) begin
      if (rst_r)
       wtp_count[3:0] <= 4'b0000;
      else if (write_state)
       wtp_count[3:0] <= (`twr_count_value)  ;
      else if (wtp_count[3:1] == 3'b000) begin
       if (wtp_count[0] != 1'b0)
              wtp_count[0] <= 1'b0;
      end
      else
       wtp_count[3:0] <= wtp_count[3:0] - 1;
   end // always @ ( posedge clk_0)

   // write to read counter
   always @ (posedge clk_0) begin
      if (rst_r)
        wr_to_rd_count[3:0] <= 4'b0000;
      else if (write_state)
        wr_to_rd_count[3:0] <= (`twtr_count_value );
      else if (wr_to_rd_count[3:0] != 4'b0000)
         wr_to_rd_count[3:0] <= wr_to_rd_count[3:0] - 1;
      else
        wr_to_rd_count[3:0] <= 4'b0000;
   end

   // read to write counter
   always @ (posedge clk_0) begin
      if (rst_r)
        rd_to_wr_count[3:0] <= 4'b0000;
      else if (read_state)
        rd_to_wr_count[3:0] <= ( `registered + burst_cnt + load_mode_reg[6] +
                                 load_mode_reg[4]);
      else if (rd_to_wr_count[3:0] != 4'b0000)
        rd_to_wr_count[3:0] <= rd_to_wr_count[3:0] - 1;
      else
        rd_to_wr_count[3:0] <= 4'b0000;
   end

   // auto refresh interval counter in clk_0 domain
   always @ (posedge clk_0) begin
      if (rst_r)
        refi_count <= 8'h00;
      else if (refi_count == `max_ref_cnt )
        refi_count <= 8'h00;
      else
        refi_count <= refi_count + 1;
   end

   assign ref_flag = ((refi_count == `max_ref_cnt) && (done_200us == 1'b1) )
                                ? 1'b1 : 1'b0;

   //200us counter for cke
   always @ (posedge clk_0) begin
      if (rst_r )
        cke_200us_cnt <= 5'b11011;
      else if (refi_count[`max_ref_width-1 : 0] ==  `max_ref_cnt)
        cke_200us_cnt  <=  cke_200us_cnt - 1;
           else
             cke_200us_cnt  <= cke_200us_cnt;
   end

   // refresh detect
   always @ (posedge clk_0) begin
      if (rst_r) begin
         ref_flag_0   <= 1'b0;
         ref_flag_0_r <= 1'b0;
         done_200us <= 1'b0;
      end
      else begin
         ref_flag_0   <= ref_flag;
         ref_flag_0_r <= ref_flag_0;
      `ifdef simulation
         done_200us <= 1'b1;
      `else
         if (done_200us == 1'b0)
           done_200us <= (cke_200us_cnt == 5'b00000);
      `endif
      end
   end // always @ (posedge clk_0)

   //refresh flag detect
   //auto_ref high indicates auto_refresh requirement
   //auto_ref is held high until auto refresh command is issued.
   always @(posedge clk_0) begin
      if (rst_r)
        auto_ref <= 1'b0;
      else if (ref_flag_0 == 1'b1 && ref_flag_0_r == 1'b0)
        auto_ref <= 1'b1;
      else if ((state == AUTO_REFRESH) || (init_state == INIT_AUTO_REFRESH))
        auto_ref <= 1'b0;
      else
        auto_ref <= auto_ref;
   end

   // 200 clocks counter - count value : C8
   // required for initialization
   always @ (posedge clk_0) begin
      if (rst_r)
        count_200_cycle[7:0] <= 8'h00;
      else if (init_state == INIT_INITCOUNT_200)
        count_200_cycle[7:0] <= 8'hC8;
      else if (count_200_cycle[7:0] != 8'h00)
        count_200_cycle[7:0] <= count_200_cycle[7:0] - 1;
      else
        count_200_cycle[7:0] <= 8'h00;
   end

   always @ (posedge clk_0) begin
      if (rst_r)
         count_200cycle_done_r<= 1'b0;
      else if (init_memory && (count_200_cycle == 8'h00))
        count_200cycle_done_r<= 1'b1;
      else
        count_200cycle_done_r<= 1'b0;
   end

   always @ (posedge clk_0) begin
      if (rst_r)
         init_done_int <= 1'b0;
      else if ((`Phy_Mode == 1'b1) && (comp_done==1'b1) && (count5 == 5'b10100)) begin
        init_done_int <= 1'b1;
      //synthesis translate_off
        $display ("Calibration completed");
      //synthesis translate_on
      end else
        init_done_int <= init_done_int;
   end

   assign ctrl_init_done      = init_done_int;

   always @ (posedge clk_0)
     init_done <= init_done_int;

   assign burst_cnt           = (BURST_LENGTH_VALUE == 3'b010) ? 3'b010 :
          (BURST_LENGTH_VALUE == 3'b011) ? 3'b100 : 3'b001;

   assign ddr_address_BL      = `row_address'h0002;

   always @ (posedge clk_0) begin
      if ((rst_r)|| (init_state == INIT_DEEP_MEMORY_ST))
         init_count[3:0] <= 4'b0000;
      else if (init_memory ) begin
         if (init_state==INIT_LOAD_MODE_REG_ST || init_state==INIT_PRECHARGE
             || init_state==INIT_AUTO_REFRESH || init_state==INIT_DUMMY_READ_CYCLES
             || init_state==INIT_INITCOUNT_200 || init_state==INIT_DEEP_MEMORY_ST)
           init_count[3:0] <= init_count[3:0] + 1;
         else if(init_count == 4'hA )
           init_count[3:0] <= 4'h0;
         else
           init_count[3:0] <= init_count[3:0];
      end
   end // always @ (posedge clk_0)

   always @ (posedge clk_0) begin
      if ((rst_r)|| (init_state == INIT_DEEP_MEMORY_ST))
        init_count_cp[3:0] <= 4'b0000;
      else if (init_memory  ) begin
         if (init_state == INIT_LOAD_MODE_REG_ST || init_state == INIT_PRECHARGE
             || init_state==INIT_AUTO_REFRESH || init_state==INIT_DUMMY_READ_CYCLES
             || init_state==INIT_INITCOUNT_200 || init_state==INIT_DEEP_MEMORY_ST)
           init_count_cp[3:0] <= init_count_cp[3:0] + 1;
         else if(init_count_cp == 4'hA )
           init_count_cp[3:0] <= 4'h0;
         else
           init_count_cp[3:0] <= init_count_cp[3:0];
      end
   end // always @ (posedge clk_0)

   always @ (posedge clk_0 ) begin
      if (rst_r)
        chip_cnt <= 2'b00;
      else if ( init_state ==INIT_DEEP_MEMORY_ST)
        chip_cnt <= chip_cnt + 2'b01;
      else
        chip_cnt <= chip_cnt;
   end

   // write burst count
   always @ (posedge clk_0) begin
      if (rst_r)
        wrburst_cnt[2:0] <= 3'b000;
      else if (write_state || dummy_write_state)
        wrburst_cnt[2:0] <= burst_cnt[2:0];
      else if (wrburst_cnt[2:0] != 3'b000)
        wrburst_cnt[2:0] <= wrburst_cnt[2:0] - 1;
      else
        wrburst_cnt[2:0] <= 3'b000;
   end

   // read burst count for state machine
   always @ (posedge clk_0) begin
      if (rst_r)
        read_burst_cnt[2:0] <= 3'b000;
      else if (read_state)
        read_burst_cnt[2:0] <= burst_cnt[2:0];
      else if (read_burst_cnt[2:0] != 3'b000)
        read_burst_cnt[2:0] <= read_burst_cnt[2:0] - 1;
      else
        read_burst_cnt[2:0] <= 3'b000;
   end

   // count to generate write enable to the data path
   always @ (posedge clk_0) begin
      if (rst_r)
        ctrl_WrEn_cnt[2:0] <= 3'b000;
      else if (wdf_rden_r || dummy_write_state_r)
        ctrl_WrEn_cnt[2:0] <= burst_cnt[2:0];
      else if (ctrl_WrEn_cnt[2:0] != 3'b000)
        ctrl_WrEn_cnt[2:0] <= ctrl_WrEn_cnt[2:0] -1;
      else
        ctrl_WrEn_cnt[2:0] <= 3'b000;
   end

   //write enable to data path

   always @ (ctrl_WrEn_cnt) begin
      if (ctrl_WrEn_cnt[2:0] != 3'b000)
        ctrl_WrEn_r <= 1'b1;
      else
        ctrl_WrEn_r <= 1'b0;
   end

   always @ (posedge clk_0) begin
      if (rst_r)
        ctrl_WrEn_r1 <= 1'b0;
      else
        ctrl_WrEn_r1 <= ctrl_WrEn_r;
   end

   assign ctrl_WrEn = (registered_dimm) ? ctrl_WrEn_r1 : ctrl_WrEn_r;

   // DQS reset to data path
   always @ (posedge clk_0) begin
      if (rst_r)
        ctrl_Dqs_Rst_r <= 1'b0;
      else if ((first_write_state) || (dummy_write_state_1))
        ctrl_Dqs_Rst_r <= 1'b1;
      else
        ctrl_Dqs_Rst_r <= 1'b0;
   end

   always@(posedge clk_0) begin
      if(rst_r)
        ctrl_Dqs_Rst_r1 <= 1'b0;
      else
        ctrl_Dqs_Rst_r1 <= ctrl_Dqs_Rst_r;
   end

   assign ctrl_Dqs_Rst = (registered_dimm) ? ctrl_Dqs_Rst_r1 : ctrl_Dqs_Rst_r;


   // DQS enable to data path

   always @ (posedge clk_0) begin
      if (rst_r)
         ctrl_Dqs_En_r <= 1'b0;
      else if ((write_state) ||(wrburst_cnt != 3'b000) || (dummy_write_state))
         ctrl_Dqs_En_r <= 1'b1;
      else
        ctrl_Dqs_En_r <= 1'b0;
   end

   always @(posedge clk_0) begin
      if(rst_r)
        ctrl_Dqs_En_r1 <= 1'b0;
      else
        ctrl_Dqs_En_r1 <= ctrl_Dqs_En_r;
   end

   assign ctrl_Dqs_En = (registered_dimm) ? ctrl_Dqs_En_r1 : ctrl_Dqs_En_r;

   // cas count
   always @ (posedge clk_0) begin
      if (rst_r)
        cas_count[2:0] <= 3'b000;
      else if (init_state == INIT_DUMMY_FIRST_READ)
        cas_count[2:0] <= CAS_LATENCY_VALUE + `registered;
      else if (cas_count[2:0] != 3'b000)
        cas_count[2:0] <= cas_count[2:0] - 1;
      else
        cas_count[2:0] <= 3'b000;
   end

   //dummy_read enable
   always @ (posedge clk_0) begin
      if (rst_r)
        dummy_read_en <= 1'b0;
      else if (init_state == INIT_DUMMY_READ)
        dummy_read_en <= 1'b1;
      else if (phy_Dly_Slct_Done == 1'b1)
        dummy_read_en <= 1'b0;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产·精品毛片| 国内一区二区在线| 久久色.com| 欧美日韩小视频| 国产成人免费9x9x人网站视频| 亚洲激情在线播放| 国产欧美日韩卡一| 欧美喷潮久久久xxxxx| 成人国产精品免费网站| 五月综合激情婷婷六月色窝| 国产日韩欧美不卡| 91精品国产综合久久久久久漫画 | 欧美亚洲综合一区| 国产成人av一区| 青娱乐精品视频| 亚洲国产色一区| 亚洲素人一区二区| 久久亚洲私人国产精品va媚药| 欧美三电影在线| 99riav一区二区三区| 国产成人免费视频一区| 蜜臀av一区二区三区| 亚洲免费av观看| 亚洲丝袜自拍清纯另类| 久久精品欧美一区二区三区不卡| 91精品国产丝袜白色高跟鞋| 欧美亚洲一区三区| 91久久香蕉国产日韩欧美9色| 国产精品99久| 国产伦精一区二区三区| 国产尤物一区二区| 久久精品国产秦先生| 蜜桃一区二区三区在线| 免费人成黄页网站在线一区二区| 亚洲午夜在线观看视频在线| 夜夜操天天操亚洲| 亚洲影视在线播放| 一区二区三区日韩欧美| 亚洲精品伦理在线| 亚洲欧美电影院| 亚洲综合区在线| 性欧美疯狂xxxxbbbb| 天天影视色香欲综合网老头| 亚洲成人动漫av| 日本va欧美va精品发布| 久久国产麻豆精品| 国产一区视频网站| 福利一区二区在线| 99r国产精品| 欧美日韩国产一级片| 欧美日韩视频在线一区二区| 欧美精品一二三| 日韩免费看的电影| 久久伊99综合婷婷久久伊| 久久精品无码一区二区三区| 中文字幕电影一区| 亚洲色图第一区| 亚洲一区二区三区四区在线观看 | 亚洲一区二区在线播放相泽| 亚洲综合清纯丝袜自拍| 日本中文在线一区| 国产原创一区二区三区| 99riav久久精品riav| 欧美在线免费观看亚洲| 欧美一区二区三区免费在线看| 日韩欧美二区三区| 欧美国产日韩一二三区| 亚洲精选视频免费看| 婷婷综合久久一区二区三区| 精品中文字幕一区二区小辣椒| 国产黄人亚洲片| 一本到三区不卡视频| 欧美区在线观看| 国产午夜一区二区三区| 亚洲线精品一区二区三区| 久99久精品视频免费观看| 不卡视频一二三四| 欧美久久久久久蜜桃| 久久免费精品国产久精品久久久久 | 国产成人综合视频| 欧美在线观看视频一区二区三区| 欧美一区二区久久久| 欧美激情一区不卡| 亚洲成人av资源| 成人一区二区视频| 欧美精品一二三区| 国产精品国产三级国产三级人妇| 亚洲成人1区2区| 国产成人综合网| 91精品婷婷国产综合久久性色 | 免费观看成人av| 99视频在线精品| 日韩一区二区三区在线视频| 国产精品视频麻豆| 日本一道高清亚洲日美韩| av电影天堂一区二区在线观看| 欧美久久久久久久久| 国产精品福利一区| 日本不卡123| 欧美三级中文字幕| 国产精品系列在线| 麻豆一区二区99久久久久| 色女孩综合影院| 国产午夜亚洲精品不卡| 蜜臀久久99精品久久久画质超高清 | 美女视频黄 久久| 色久综合一二码| 欧美—级在线免费片| 蜜桃久久久久久| 欧美军同video69gay| 亚洲欧美另类小说| 成人免费看片app下载| 日韩午夜在线观看视频| 亚洲一区二区三区四区在线免费观看 | 日本欧美加勒比视频| 色婷婷综合久久久久中文| 久久久99久久| 国模一区二区三区白浆| 欧美一卡2卡3卡4卡| 亚洲成人av电影| 91极品视觉盛宴| 一区二区三区欧美视频| 色综合中文字幕国产| 久久久亚洲精品一区二区三区| 免费成人在线观看视频| 欧美精三区欧美精三区| 亚洲综合成人网| 色网站国产精品| 亚洲三级理论片| 99久久伊人精品| 综合久久综合久久| 9i在线看片成人免费| 国产精品丝袜一区| 成人动漫中文字幕| 国产精品久久777777| www.66久久| 亚洲欧美电影院| 日本高清不卡在线观看| 亚洲欧美区自拍先锋| 欧美伊人久久大香线蕉综合69 | 午夜欧美视频在线观看| 欧美日韩aaa| 日本欧美一区二区三区| 欧美成人艳星乳罩| 国产很黄免费观看久久| 国产精品青草综合久久久久99| 成人午夜电影小说| 亚洲免费电影在线| 欧美日韩中文字幕一区二区| 亚洲成av人片在www色猫咪| 欧美电影免费观看高清完整版在线| 91麻豆精品国产91久久久久| 亚洲图片一区二区| 欧美三级电影网站| 日本亚洲天堂网| 精品成人免费观看| 国产福利一区二区三区| 亚洲综合精品自拍| 欧美一区二区免费视频| 国产欧美日韩亚州综合 | 亚洲第一电影网| 国产精品一区二区三区乱码| 精品福利一区二区三区| 国产乱妇无码大片在线观看| 欧美激情一区二区三区在线| 96av麻豆蜜桃一区二区| 偷拍一区二区三区四区| 久久精品一区二区| 一本大道久久a久久综合| 天堂久久久久va久久久久| 精品少妇一区二区三区视频免付费| 国产成人一区二区精品非洲| 亚洲色图在线播放| 日韩一级在线观看| 波多野结衣亚洲一区| 午夜伦欧美伦电影理论片| 国产日产精品一区| 欧美男男青年gay1069videost | 日本国产一区二区| 精品无码三级在线观看视频| 国产精品成人网| 欧美一级生活片| 成人免费va视频| 偷窥国产亚洲免费视频| 国产精品久久一卡二卡| 欧美丰满高潮xxxx喷水动漫| 成人免费av网站| 午夜久久久影院| 日韩伦理免费电影| 在线电影欧美成精品| 国产精品一区二区三区四区| 亚洲高清不卡在线观看| 国产精品蜜臀av| 精品1区2区在线观看| 欧美在线一区二区| a亚洲天堂av| 国产在线乱码一区二区三区| 一区二区在线观看免费| 久久精品日产第一区二区三区高清版 | 欧美一区二区在线播放|