亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mem_interface_top_ddr_controller_0.txt

?? 基于FPGA 實現DDR SDRAM的控制器
?? TXT
?? 第 1 頁 / 共 4 頁
字號:
           if ( (rfc_count == 6'b00001) && (conflict_detect_r) )begin
              next_state = ACTIVE;
           end else if (rfc_count == 6'b00001) begin
              next_state = IDLE;
           end else begin
              next_state = AUTO_REFRESH_WAIT;
           end
        end

        ACTIVE             : next_state = ACTIVE_WAIT;

        ACTIVE_WAIT        : begin
             if (rcd_count == 3'b000) begin
                if(WR)
                  next_state = FIRST_WRITE;
                else if (RD)
                  next_state = FIRST_READ;
                else
                  next_state = IDLE;
             end
             else
               next_state = ACTIVE_WAIT;
        end // case: `active_wait

        FIRST_WRITE  : begin
           if(((conflict_detect & (~conflict_resolved_r))|| auto_ref) || RD)
             next_state = WRITE_WAIT;
           else if((burst_cnt == 3'd1) && WR)
             next_state = BURST_WRITE;
           else
             next_state = WRITE_WAIT;
        end

        BURST_WRITE : begin
           if(((conflict_detect & (~conflict_resolved_r))|| auto_ref) || RD)
             next_state = WRITE_WAIT;
           else if((burst_cnt == 3'd1) && WR)
             next_state = BURST_WRITE;
           else
             next_state = WRITE_WAIT;
        end

        WRITE_WAIT          : begin
           if ((conflict_detect & (~conflict_resolved_r))|| auto_ref)  begin
              if ((wtp_count == 4'b0000) && (ras_count == 4'b0000))
                next_state = PRECHARGE;
              else
                next_state = WRITE_WAIT;
           end else if (RD ) begin
              next_state = WRITE_READ;
           end else if ((WR) && (wrburst_cnt == 3'b010)) begin
              next_state = BURST_WRITE;
           end else if((WR) && (wrburst_cnt == 3'b000)) begin 
              next_state = FIRST_WRITE;
           end else if (idle_cnt == 4'b0000) begin
              next_state = PRECHARGE;
           end else begin
              next_state = WRITE_WAIT;
           end
        end

        WRITE_READ         : begin
             if (wr_to_rd_count == 4'b0000) begin
                next_state = FIRST_READ;
             end else begin
                next_state = WRITE_READ;
             end
        end

        FIRST_READ  :begin
           if(((conflict_detect & (~conflict_resolved_r))|| auto_ref) || WR)
             next_state = READ_WAIT;
           else if((burst_cnt == 3'd1) && RD)
             next_state = BURST_READ;
           else
             next_state = READ_WAIT;
        end

        BURST_READ :begin
           if(((conflict_detect & (~conflict_resolved_r))|| auto_ref) || WR)
             next_state = READ_WAIT;
           else if((burst_cnt == 3'd1) && RD)
             next_state = BURST_READ;
           else
             next_state = READ_WAIT;
        end


        READ_WAIT          : begin
           if ((conflict_detect & (~conflict_resolved_r)) || auto_ref) begin
              if(rtp_count == 4'b0000 && ras_count == 4'b0000)
                next_state = PRECHARGE;
              else
                next_state = READ_WAIT;
           end else if (WR) begin
              next_state = READ_WRITE;
           end else if ((RD) && (read_burst_cnt <= 3'b010)) begin
              if(af_empty_r)
                next_state = FIRST_READ;
              else
                next_state = BURST_READ;
           end else if (idle_cnt == 4'b0000) begin
              next_state = PRECHARGE;
           end else begin
              next_state = READ_WAIT;
           end
        end

        READ_WRITE          : begin
           if (rd_to_wr_count == 4'b0000) begin
              next_state = FIRST_WRITE;
           end else begin
              next_state = READ_WRITE;
           end
        end

      endcase
   end


   //register command outputs
   always @ (posedge clk_0) begin
      if (rst_r) begin
         state_r2 <= 5'b00000;
         state_r3 <= 5'b00000;
      end
      else begin
         state_r2 <= state;
         state_r3 <= state_r2;
      end
   end

   always @ (posedge clk_0) begin
      if (rst_r) begin
         init_state_r2 <= 5'b00000;
         init_state_r3 <= 5'b00000;
      end
      else begin
         init_state_r2 <= init_state;
         init_state_r3 <= init_state_r2;
      end
   end

   // commands to the memory
   always @ (posedge clk_0) begin
      if (rst_r) begin
         ddr_ras_r <= 1'b1;
      end
      else if (state == LOAD_MODE_REG_ST || state == PRECHARGE || state ==ACTIVE
               || state == AUTO_REFRESH || init_state==INIT_LOAD_MODE_REG_ST ||
               init_state == INIT_PRECHARGE || init_state == INIT_AUTO_REFRESH
               || init_state == INIT_DUMMY_ACTIVE) begin
         ddr_ras_r <= 1'b0;
      end
      else ddr_ras_r <= 1'b1;
   end

   // commands to the memory
   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_cas_r <= 1'b1;
      else if (state == LOAD_MODE_REG_ST || init_state == INIT_LOAD_MODE_REG_ST
               || read_write_state || init_state == INIT_DUMMY_FIRST_READ ||
               dummy_write_state || state==AUTO_REFRESH ||
               init_state == INIT_AUTO_REFRESH || init_state== INIT_DUMMY_READ
               || pattern_read_state)
        ddr_cas_r <= 1'b0;
      else if ((state == ACTIVE_WAIT)  || (init_state == INIT_DUMMY_ACTIVE_WAIT))
        ddr_cas_r <= 1'b1;
      else
        ddr_cas_r <= 1'b1;
   end // always @ (posedge clk_0)

   // commands to the memory
   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_we_r <= 1'b1;
      else if (state == LOAD_MODE_REG_ST || state == PRECHARGE ||
               init_state==INIT_LOAD_MODE_REG_ST || init_state==INIT_PRECHARGE ||
               write_state || dummy_write_state)
        ddr_we_r <= 1'b0;
      else
        ddr_we_r <= 1'b1;
   end

   //register commands to the memory
   always @ (posedge clk_0) begin
      if (rst_r) begin
         ddr_ras_r2 <= 1'b1;
         ddr_cas_r2 <= 1'b1;
         ddr_we_r2 <= 1'b1;
      end
      else begin
         ddr_ras_r2  <= ddr_ras_r;
         ddr_cas_r2  <= ddr_cas_r;
         ddr_we_r2   <= ddr_we_r;
      end
   end

   //register commands to the memory
   always @ (posedge clk_0) begin
      if (rst_r)
        begin
           ddr_ras_r3 <= 1'b1;
           ddr_cas_r3 <= 1'b1;
           ddr_we_r3  <= 1'b1;
        end
      else begin
         ddr_ras_r3  <= ddr_ras_r2;
         ddr_cas_r3  <= ddr_cas_r2;
         ddr_we_r3   <= ddr_we_r2;
      end // else: !if(rst_r)
   end // always @ (posedge clk_0)


   always @ (posedge clk_0) begin
      if (rst_r)
        row_addr_r[`row_address-1:0] <= `row_address'h0;
      else
        row_addr_r[`row_address-1:0] <= af_addr[(`row_address + `col_ap_width)-1
                                                :`col_ap_width];
   end

   // chip enable generation logic
   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_cs_r[`no_of_cs-1 : 0] <=  `no_of_cs'h0;
      else begin
         if (af_addr_r[`chip_address + `bank_address +`row_address+
                       `col_ap_width-1:`bank_address+`row_address+`col_ap_width]
             == `chip_address'h0) begin
            ddr_cs_r[`no_of_cs-1 : 0] <= `no_of_cs'hE;
         end  else if (af_addr_r[`chip_address + `bank_address +`row_address +
                                 `col_ap_width-1:`bank_address +`row_address +
                                 `col_ap_width] == `chip_address'h1) begin
            ddr_cs_r[`no_of_cs-1 : 0] <= `no_of_cs'hD;
         end else if (af_addr_r[`chip_address + `bank_address +`row_address +
                                `col_ap_width-1:`bank_address +`row_address +
                                `col_ap_width] == `chip_address'h2) begin
            ddr_cs_r[`no_of_cs-1 : 0] <= `no_of_cs'hB;
         end else if (af_addr_r[`chip_address + `bank_address +`row_address +
                                `col_ap_width-1:`bank_address +`row_address +
                                `col_ap_width] == `chip_address'h3) begin
            ddr_cs_r[`no_of_cs-1 : 0] <= `no_of_cs'h7;
         end else
           ddr_cs_r[`no_of_cs-1 : 0] <= `no_of_cs'hF;
      end // else: !if(rst_r)
   end // always@ (posedge clk_0)

   // address during init
   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_address_init_r <= `row_address'h0000;
      else if (init_memory) begin
         if (init_state_r2 == INIT_PRECHARGE)
            ddr_address_init_r <= `row_address'h0400; //A10= 1 for precharge all
         else if ( init_state_r2 == INIT_LOAD_MODE_REG_ST && init_count_cp == 4'h3)
           ddr_address_init_r <= ext_mode_reg;       // A0 == 0 for DLL enable
         else if ( init_state_r2 == INIT_LOAD_MODE_REG_ST && init_count_cp == 4'h4 )
           ddr_address_init_r <= (`row_address'h0100 | load_mode_reg);// A8 == 1
                                                                  //for DLL reset
         else if ( init_state_r2 == INIT_LOAD_MODE_REG_ST && init_count_cp == 4'h9 )
           ddr_address_init_r <= (`row_address'hFEFF & load_mode_reg);// A8 = 0
                                              //for DLL reset bit to deactivate
         else
           ddr_address_init_r <= `row_address'h0000;
      end
   end // always @ (posedge clk_0)

   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_address_r1 <= `row_address'h0000;
      else if ((init_state_r2 == INIT_DUMMY_WRITE1) ||
               (init_state_r2 == INIT_PATTERN_READ1))
        ddr_address_r1 <= `row_address'h0000;
      else if ((init_state_r2 == INIT_DUMMY_WRITE2) ||
                (init_state_r2 == INIT_PATTERN_READ2))
        ddr_address_r1 <= ddr_address_BL;
      else if ((state_r2 == ACTIVE))
        ddr_address_r1 <= row_addr_r;
      else if (read_write_state_r2)
        ddr_address_r1 <=  af_addr_r[`row_address-1 :0] & `row_address'hFBFF;
                                        // Auto Precharge option is disabled
      else if (state_r2 == PRECHARGE || init_state_r2 == INIT_PRECHARGE) begin
           ddr_address_r1 <= `row_address'h0400;
      end
      else if (state_r2 == LOAD_MODE_REG_ST ||
               init_state_r2 == INIT_LOAD_MODE_REG_ST)
        ddr_address_r1 <= af_addr_r[`row_address-1:0];
      else ddr_address_r1 <=  `row_address'h0000;
   end // always @ (posedge clk_0)

   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_address_r2 <= `row_address'h0000;
      else
        begin
           if(init_memory)
             ddr_address_r2 <= ddr_address_init_r;
           else
             ddr_address_r2 <= ddr_address_r1;
        end
   end

   always @ (posedge clk_0) begin
      if (rst_r) begin
         ddr_ba_r1[`bank_address-1:0] <= `bank_address'h0;
      end
      else if (init_memory == 1'b1 && (state_r2 == LOAD_MODE_REG_ST ||
                                init_state_r2 == INIT_LOAD_MODE_REG_ST)) begin
         if (init_count_cp == 4'h3)
           ddr_ba_r1[`bank_address-1:0] <= `bank_address'h1;
         else ddr_ba_r1[`bank_address-1:0] <= `bank_address'h0;
      end else if ((state_r2 == ACTIVE)|| (init_state_r2 == INIT_DUMMY_ACTIVE)
                   || (state_r2==LOAD_MODE_REG_ST) ||
                   (init_state_r2==INIT_LOAD_MODE_REG_ST) ||
                   ((state_r2==PRECHARGE) || (init_state_r2 == INIT_PRECHARGE)
                    & PRE_r))
        ddr_ba_r1[`bank_address-1:0] <= af_addr[(`bank_address+`row_address +
                         `col_ap_width)-1:(`col_ap_width + `row_address)];
      else ddr_ba_r1[`bank_address-1:0] <= ddr_ba_r1[`bank_address-1:0];
   end

   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_ba_r2 <= `bank_address'h0;
      else
        ddr_ba_r2 <= ddr_ba_r1;
   end

   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_cs_r1[`no_of_cs-1:0]    <= `no_of_cs'h0;
      else if (init_memory == 1'b1 ) begin
         if (chip_cnt == 2'h0)
           ddr_cs_r1[`no_of_cs-1:0] <= `no_of_cs'hE;
         else if (chip_cnt == 2'h1)
           ddr_cs_r1[`no_of_cs-1:0] <= `no_of_cs'hD;
         else if (chip_cnt == 2'h2)
           ddr_cs_r1[`no_of_cs-1:0] <= `no_of_cs'hB;
         else if (chip_cnt == 2'h3)
           ddr_cs_r1[`no_of_cs-1:0] <= `no_of_cs'h7;
         else
           ddr_cs_r1[`no_of_cs-1:0] <= `no_of_cs'hF;
      end
      else if ((state_r3 == AUTO_REFRESH ) || (init_state_r3 == INIT_AUTO_REFRESH ))
        ddr_cs_r1[`no_of_cs-1:0] <=    `no_of_cs'h0;
      else if ((state_r3 == ACTIVE )||(init_state_r3 == INIT_DUMMY_ACTIVE)||
               (state_r3==LOAD_MODE_REG_ST) ||
               (init_state_r3==INIT_LOAD_MODE_REG_ST)
               ||(state_r3 == PRECHARGE_WAIT) ||
               (init_state_r3 == INIT_PRECHARGE_WAIT))
        ddr_cs_r1[`no_of_cs-1:0] <= ddr_cs_r[`no_of_cs-1:0];
      else
        ddr_cs_r1[`no_of_cs-1:0] <= ddr_cs_r1[`no_of_cs-1:0];
   end // always @ (posedge clk_0)

   always @ (posedge clk_0) begin
      if (rst_r)
        conflict_resolved_r <= 1'b0;
      else begin
         if (((state == PRECHARGE_WAIT) || (init_state == INIT_PRECHARGE_WAIT))
             & conflict_detect_r)
           conflict_resolved_r  <= 1'b1;
         else if(af_rden)
           conflict_resolved_r  <= 1'b0;
      end
   end

   always @ (posedge clk_0) begin
      if (rst_r)
        ddr_cke_r<= `cke_width'h0;
      else begin
         if(done_200us == 1'b1)
           ddr_cke_r<= `cke_width'hF;
      end
   end

   assign ctrl_ddr_address[`row_address-1:0]  = ddr_address_r2[`row_address-1:0];
   assign ctrl_ddr_ba [`bank_address-1:0]     = ddr_ba_r2[`bank_address-1:0];
   assign ctrl_ddr_ras_L = ddr_ras_r3;
   assign ctrl_ddr_cas_L = ddr_cas_r3;
   assign ctrl_ddr_we_L  = ddr_we_r3;
   assign ctrl_ddr_cs_L = 2'b00;
   assign ctrl_ddr_cke  = ddr_cke_r;

endmodule

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品一区二区日韩| 亚洲第一电影网| 国产成人精品免费网站| 精品剧情在线观看| 国产一区二区免费看| 国产日韩欧美高清| 国产一二精品视频| 国产精品久久久久久久久免费相片 | 视频一区视频二区中文| 538在线一区二区精品国产| 日本视频在线一区| 国产日韩欧美激情| 色综合久久综合网| 日本不卡不码高清免费观看| 欧美刺激午夜性久久久久久久| 国产一区二区在线视频| 国产片一区二区| 91美女在线观看| 午夜在线电影亚洲一区| 日韩美女主播在线视频一区二区三区 | 欧美午夜精品一区二区三区 | 久久9热精品视频| 国产婷婷色一区二区三区四区 | 久久99国产精品久久99 | 成人网在线免费视频| 亚洲男人天堂av网| 欧美一区二区在线免费观看| 国产成人av一区二区三区在线 | 欧美一级欧美一级在线播放| 国产黄色91视频| 亚洲一卡二卡三卡四卡| 2017欧美狠狠色| 一本大道综合伊人精品热热| 美美哒免费高清在线观看视频一区二区| 久久久亚洲欧洲日产国码αv| 91视频免费观看| 日日嗨av一区二区三区四区| 国产日产欧产精品推荐色| 91久久久免费一区二区| 精彩视频一区二区| 亚洲激情图片小说视频| 久久一区二区视频| 精品视频一区 二区 三区| 国产乱一区二区| 三级成人在线视频| 国产精品毛片无遮挡高清| 7777精品伊人久久久大香线蕉| 成人免费高清视频| 精品亚洲国产成人av制服丝袜 | 亚洲高清免费观看高清完整版在线观看 | 青青草国产成人av片免费| 国产精品久久久久婷婷| 日韩精品一区在线| 欧美日韩综合色| a级高清视频欧美日韩| 免费成人在线播放| 亚洲h动漫在线| 亚洲裸体xxx| 中文字幕乱码久久午夜不卡| 日韩欧美一区电影| 777午夜精品视频在线播放| 91丝袜国产在线播放| 国产91精品欧美| 国产在线一区观看| 久久黄色级2电影| 国内精品免费**视频| 亚洲成人av资源| 一区二区三区欧美视频| 国产精品成人在线观看| 日本一区二区三区dvd视频在线| 日韩亚洲欧美综合| 91精品国产免费久久综合| 欧美性淫爽ww久久久久无| 91美女片黄在线| av激情综合网| a在线欧美一区| 不卡的av电影| 99久久精品免费看国产免费软件| 国产99久久久国产精品潘金| 国产一区二区成人久久免费影院| 久久国产精品无码网站| 老鸭窝一区二区久久精品| 日韩福利电影在线| 日韩精品免费专区| 青青草原综合久久大伊人精品| 五月天亚洲精品| 日韩av中文字幕一区二区| 三级精品在线观看| 久久国产精品色婷婷| 国产精选一区二区三区| 国产福利一区二区| 不卡高清视频专区| 91在线观看成人| 欧美日韩极品在线观看一区| 91精品视频网| 久久久五月婷婷| 一区二区中文字幕在线| 亚洲一线二线三线视频| 午夜精品久久久久| 麻豆91免费看| 高清国产午夜精品久久久久久| 99v久久综合狠狠综合久久| 91黄色免费观看| 日韩欧美激情一区| 国产清纯白嫩初高生在线观看91| 中文字幕一区av| 午夜免费欧美电影| 国产做a爰片久久毛片 | 99久久精品免费| 在线看不卡av| 欧美一区二区网站| 久久久久久亚洲综合| 亚洲天堂免费看| 天天操天天色综合| 大白屁股一区二区视频| 91行情网站电视在线观看高清版| 欧美丰满一区二区免费视频| 久久伊99综合婷婷久久伊| 自拍偷拍亚洲综合| 青青草国产精品97视觉盛宴| 岛国一区二区三区| 欧美嫩在线观看| 国产欧美精品一区| 午夜精品久久久久影视| 国产精品66部| 欧美巨大另类极品videosbest | 不卡的看片网站| 欧美日韩国产a| 国产精品视频免费| 日韩黄色片在线观看| 成人三级伦理片| 欧美成人福利视频| 亚洲六月丁香色婷婷综合久久| 激情国产一区二区| 精品国产乱码久久| 亚洲色图欧洲色图婷婷| 国产自产高清不卡| 欧美人与性动xxxx| 国产精品久久久久影院老司| 蜜臀av一区二区在线免费观看| 色94色欧美sute亚洲线路一久| 久久久99精品免费观看不卡| 视频一区视频二区中文| 一本大道av伊人久久综合| 久久久久国产免费免费| 日本欧美大码aⅴ在线播放| 色综合激情五月| 欧美国产国产综合| 久久99在线观看| 91精品国产综合久久精品麻豆| 亚洲欧美日韩精品久久久久| 国产一区二区看久久| 欧美老肥妇做.爰bbww视频| 亚洲视频在线一区| 不卡的电影网站| 国产偷国产偷精品高清尤物| 精品一区二区免费看| 欧美一级xxx| 天堂va蜜桃一区二区三区| 在线免费av一区| 亚洲精品欧美激情| 91在线观看免费视频| 国产精品丝袜久久久久久app| 国产一区二区三区精品视频| 欧美va在线播放| 久久精品72免费观看| 91在线porny国产在线看| 免费成人在线观看| 日韩一区二区免费在线观看| 青青青爽久久午夜综合久久午夜 | 亚洲乱码中文字幕| 97精品电影院| 亚洲精品欧美激情| 91蝌蚪国产九色| 亚洲精品日日夜夜| 91国产视频在线观看| 亚洲线精品一区二区三区| 欧美性一二三区| 奇米亚洲午夜久久精品| 日韩欧美成人激情| 国产一区免费电影| 国产女主播在线一区二区| 成人av在线资源| 亚洲精品成人天堂一二三| 在线观看亚洲a| 性做久久久久久免费观看| 欧美日本不卡视频| 国内精品久久久久影院一蜜桃| 国产亚洲一区二区三区| 不卡av免费在线观看| 一区二区三区蜜桃网| 欧美三日本三级三级在线播放| 日本不卡高清视频| 国产婷婷色一区二区三区在线| www.成人网.com| 亚洲成在人线免费| 337p日本欧洲亚洲大胆精品| 高清av一区二区| 一区二区三区精品| 欧美一区二区二区|