?? ledwalk.asm.rpt
字號:
Assembler report for LEDWALK
Tue May 20 13:23:15 2008
Version 6.0 Build 178 04/27/2006 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Assembler Summary
3. Assembler Settings
4. Assembler Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2006 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+---------------------------------------------------------------+
; Assembler Summary ;
+-----------------------+---------------------------------------+
; Assembler Status ; Successful - Tue May 20 13:23:15 2008 ;
; Revision Name ; LEDWALK ;
; Top-level Entity Name ; LEDWALK ;
; Family ; MAX7000S ;
; Device ; EPM7128SLC84-15 ;
+-----------------------+---------------------------------------+
+-----------------------------------------------------------------------------------------------------------+
; Assembler Settings ;
+--------------------------------------------------------------------------------+----------+---------------+
; Option ; Setting ; Default Value ;
+--------------------------------------------------------------------------------+----------+---------------+
; Use smart compilation ; Off ; Off ;
; Generate Serial Vector Format File (.svf) for Target Device ; Off ; Off ;
; Generate a JEDEC STAPL Format File (.jam) for Target Device ; Off ; Off ;
; Generate an uncompressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; Off ; Off ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; On ; On ;
; Compression mode ; Off ; Off ;
; Clock source for configuration device ; Internal ; Internal ;
; Clock frequency of the configuration device ; 10 MHZ ; 10 MHz ;
; Divide clock frequency by ; 1 ; 1 ;
; JTAG user code for target device ; Ffff ; Ffff ;
; Auto user code ; Off ; Off ;
; Security bit ; Off ; Off ;
; Configuration device auto user code ; Off ; Off ;
; Generate Tabular Text File (.ttf) For Target Device ; Off ; Off ;
; Generate Raw Binary File (.rbf) For Target Device ; Off ; Off ;
; Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device ; Off ; Off ;
; Hexadecimal Output File start address ; 0 ; 0 ;
; Hexadecimal Output File count direction ; Up ; Up ;
+--------------------------------------------------------------------------------+----------+---------------+
+--------------------+
; Assembler Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Assembler
Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
Info: Processing started: Tue May 20 13:23:15 2008
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off LEDWALK -c LEDWALK
Warning: Can't generate programming files because you are currently using the Quartus II software in Evaluation Mode
Info: Quartus II Assembler was successful. 0 errors, 1 warning
Info: Processing ended: Tue May 20 13:23:15 2008
Info: Elapsed time: 00:00:03
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -