亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? top.vho

?? ddr2 controller功能控制,里面有四個模塊
?? VHO
?? 第 1 頁 / 共 5 頁
字號:
-- Copyright (C) 1991-2003 Altera Corporation
-- Any  megafunction  design,  and related netlist (encrypted  or  decrypted),
-- support information,  device programming or simulation file,  and any other
-- associated  documentation or information  provided by  Altera  or a partner
-- under  Altera's   Megafunction   Partnership   Program  may  be  used  only
-- to program  PLD  devices (but not masked  PLD  devices) from  Altera.   Any
-- other  use  of such  megafunction  design,  netlist,  support  information,
-- device programming or simulation file,  or any other  related documentation
-- or information  is prohibited  for  any  other purpose,  including, but not
-- limited to  modification,  reverse engineering,  de-compiling, or use  with
-- any other  silicon devices,  unless such use is  explicitly  licensed under
-- a separate agreement with  Altera  or a megafunction partner.  Title to the
-- intellectual property,  including patents,  copyrights,  trademarks,  trade
-- secrets,  or maskworks,  embodied in any such megafunction design, netlist,
-- support  information,  device programming or simulation file,  or any other
-- related documentation or information provided by  Altera  or a megafunction
-- partner, remains with Altera, the megafunction partner, or their respective
-- licensors. No other licenses, including any licenses needed under any third
-- party's intellectual property, are provided herein.

-- VENDOR "Altera"
-- PROGRAM "Quartus II"
-- VERSION "Version 3.0 Build 220 07/30/2003 Service Pack 1 SJ Full Version"

-- DATE "09/23/2003 14:35:40"

--
-- Device: Altera EP1S25F780C5 Package FBGA780
-- 

-- 
-- This VHDL file should be used for ModelSim-Altera (VHDL output from Quartus II) only
-- 

LIBRARY IEEE, stratix;
USE IEEE.std_logic_1164.all;
USE stratix.stratix_components.all;

ENTITY 	top IS
    PORT (
	RESET_N : IN std_logic;
	clk : IN std_logic;
	ADDR : IN std_logic_vector(16 DOWNTO 0);
	RD_WR_N : IN std_logic;
	ADDR_ADV_LD_N : IN std_logic;
	DM : IN std_logic_vector(3 DOWNTO 0);
	DATA_IN : IN std_logic_vector(35 DOWNTO 0);
	DQ : INOUT std_logic_vector(35 DOWNTO 0);
	DATA_OUT : OUT std_logic_vector(35 DOWNTO 0);
	SA : OUT std_logic_vector(16 DOWNTO 0);
	RW_N : OUT std_logic;
	ADV_LD_N : OUT std_logic;
	BW_N : OUT std_logic_vector(3 DOWNTO 0)
	);
END top;

ARCHITECTURE structure OF top IS
SIGNAL gnd : std_logic := '0';
SIGNAL vcc : std_logic := '1';
SIGNAL devclrn : std_logic := '1';
SIGNAL devpor : std_logic := '1';
SIGNAL devoe : std_logic := '0';
SIGNAL ww_RESET_N : std_logic;
SIGNAL ww_clk : std_logic;
SIGNAL ww_ADDR : std_logic_vector(16 DOWNTO 0);
SIGNAL ww_RD_WR_N : std_logic;
SIGNAL ww_ADDR_ADV_LD_N : std_logic;
SIGNAL ww_DM : std_logic_vector(3 DOWNTO 0);
SIGNAL ww_DATA_IN : std_logic_vector(35 DOWNTO 0);
SIGNAL ww_DATA_OUT : std_logic_vector(35 DOWNTO 0);
SIGNAL ww_SA : std_logic_vector(16 DOWNTO 0);
SIGNAL ww_RW_N : std_logic;
SIGNAL ww_ADV_LD_N : std_logic;
SIGNAL ww_BW_N : std_logic_vector(3 DOWNTO 0);
SIGNAL ww_PLL1_inst_aaltpll_component_apll_inclk : std_logic_vector(1 DOWNTO 0);
SIGNAL ww_PLL1_inst_aaltpll_component_apll_clk : std_logic_vector(5 DOWNTO 0);
SIGNAL PLL1_inst_aaltpll_component_apll_aCLK1 : std_logic;
SIGNAL PLL1_inst_aaltpll_component_apll_aCLK2 : std_logic;
SIGNAL PLL1_inst_aaltpll_component_apll_aCLK3 : std_logic;
SIGNAL PLL1_inst_aaltpll_component_apll_aCLK4 : std_logic;
SIGNAL PLL1_inst_aaltpll_component_apll_aCLK5 : std_logic;
SIGNAL RESET_N_apadio : std_logic;
SIGNAL clk_apadio : std_logic;
SIGNAL ADDR_a16_a_apadio : std_logic;
SIGNAL ADDR_a15_a_apadio : std_logic;
SIGNAL ADDR_a14_a_apadio : std_logic;
SIGNAL ADDR_a13_a_apadio : std_logic;
SIGNAL ADDR_a12_a_apadio : std_logic;
SIGNAL ADDR_a11_a_apadio : std_logic;
SIGNAL ADDR_a10_a_apadio : std_logic;
SIGNAL ADDR_a9_a_apadio : std_logic;
SIGNAL ADDR_a8_a_apadio : std_logic;
SIGNAL ADDR_a7_a_apadio : std_logic;
SIGNAL ADDR_a6_a_apadio : std_logic;
SIGNAL ADDR_a5_a_apadio : std_logic;
SIGNAL ADDR_a4_a_apadio : std_logic;
SIGNAL ADDR_a3_a_apadio : std_logic;
SIGNAL ADDR_a2_a_apadio : std_logic;
SIGNAL ADDR_a1_a_apadio : std_logic;
SIGNAL ADDR_a0_a_apadio : std_logic;
SIGNAL RD_WR_N_apadio : std_logic;
SIGNAL ADDR_ADV_LD_N_apadio : std_logic;
SIGNAL DM_a3_a_apadio : std_logic;
SIGNAL DM_a2_a_apadio : std_logic;
SIGNAL DM_a1_a_apadio : std_logic;
SIGNAL DM_a0_a_apadio : std_logic;
SIGNAL DATA_IN_a35_a_apadio : std_logic;
SIGNAL DATA_IN_a34_a_apadio : std_logic;
SIGNAL DATA_IN_a33_a_apadio : std_logic;
SIGNAL DATA_IN_a32_a_apadio : std_logic;
SIGNAL DATA_IN_a31_a_apadio : std_logic;
SIGNAL DATA_IN_a30_a_apadio : std_logic;
SIGNAL DATA_IN_a29_a_apadio : std_logic;
SIGNAL DATA_IN_a28_a_apadio : std_logic;
SIGNAL DATA_IN_a27_a_apadio : std_logic;
SIGNAL DATA_IN_a26_a_apadio : std_logic;
SIGNAL DATA_IN_a25_a_apadio : std_logic;
SIGNAL DATA_IN_a24_a_apadio : std_logic;
SIGNAL DATA_IN_a23_a_apadio : std_logic;
SIGNAL DATA_IN_a22_a_apadio : std_logic;
SIGNAL DATA_IN_a21_a_apadio : std_logic;
SIGNAL DATA_IN_a20_a_apadio : std_logic;
SIGNAL DATA_IN_a19_a_apadio : std_logic;
SIGNAL DATA_IN_a18_a_apadio : std_logic;
SIGNAL DATA_IN_a17_a_apadio : std_logic;
SIGNAL DATA_IN_a16_a_apadio : std_logic;
SIGNAL DATA_IN_a15_a_apadio : std_logic;
SIGNAL DATA_IN_a14_a_apadio : std_logic;
SIGNAL DATA_IN_a13_a_apadio : std_logic;
SIGNAL DATA_IN_a12_a_apadio : std_logic;
SIGNAL DATA_IN_a11_a_apadio : std_logic;
SIGNAL DATA_IN_a10_a_apadio : std_logic;
SIGNAL DATA_IN_a9_a_apadio : std_logic;
SIGNAL DATA_IN_a8_a_apadio : std_logic;
SIGNAL DATA_IN_a7_a_apadio : std_logic;
SIGNAL DATA_IN_a6_a_apadio : std_logic;
SIGNAL DATA_IN_a5_a_apadio : std_logic;
SIGNAL DATA_IN_a4_a_apadio : std_logic;
SIGNAL DATA_IN_a3_a_apadio : std_logic;
SIGNAL DATA_IN_a2_a_apadio : std_logic;
SIGNAL DATA_IN_a1_a_apadio : std_logic;
SIGNAL DATA_IN_a0_a_apadio : std_logic;
SIGNAL DATA_OUT_a35_a_apadio : std_logic;
SIGNAL DATA_OUT_a34_a_apadio : std_logic;
SIGNAL DATA_OUT_a33_a_apadio : std_logic;
SIGNAL DATA_OUT_a32_a_apadio : std_logic;
SIGNAL DATA_OUT_a31_a_apadio : std_logic;
SIGNAL DATA_OUT_a30_a_apadio : std_logic;
SIGNAL DATA_OUT_a29_a_apadio : std_logic;
SIGNAL DATA_OUT_a28_a_apadio : std_logic;
SIGNAL DATA_OUT_a27_a_apadio : std_logic;
SIGNAL DATA_OUT_a26_a_apadio : std_logic;
SIGNAL DATA_OUT_a25_a_apadio : std_logic;
SIGNAL DATA_OUT_a24_a_apadio : std_logic;
SIGNAL DATA_OUT_a23_a_apadio : std_logic;
SIGNAL DATA_OUT_a22_a_apadio : std_logic;
SIGNAL DATA_OUT_a21_a_apadio : std_logic;
SIGNAL DATA_OUT_a20_a_apadio : std_logic;
SIGNAL DATA_OUT_a19_a_apadio : std_logic;
SIGNAL DATA_OUT_a18_a_apadio : std_logic;
SIGNAL DATA_OUT_a17_a_apadio : std_logic;
SIGNAL DATA_OUT_a16_a_apadio : std_logic;
SIGNAL DATA_OUT_a15_a_apadio : std_logic;
SIGNAL DATA_OUT_a14_a_apadio : std_logic;
SIGNAL DATA_OUT_a13_a_apadio : std_logic;
SIGNAL DATA_OUT_a12_a_apadio : std_logic;
SIGNAL DATA_OUT_a11_a_apadio : std_logic;
SIGNAL DATA_OUT_a10_a_apadio : std_logic;
SIGNAL DATA_OUT_a9_a_apadio : std_logic;
SIGNAL DATA_OUT_a8_a_apadio : std_logic;
SIGNAL DATA_OUT_a7_a_apadio : std_logic;
SIGNAL DATA_OUT_a6_a_apadio : std_logic;
SIGNAL DATA_OUT_a5_a_apadio : std_logic;
SIGNAL DATA_OUT_a4_a_apadio : std_logic;
SIGNAL DATA_OUT_a3_a_apadio : std_logic;
SIGNAL DATA_OUT_a2_a_apadio : std_logic;
SIGNAL DATA_OUT_a1_a_apadio : std_logic;
SIGNAL DATA_OUT_a0_a_apadio : std_logic;
SIGNAL SA_a16_a_apadio : std_logic;
SIGNAL SA_a15_a_apadio : std_logic;
SIGNAL SA_a14_a_apadio : std_logic;
SIGNAL SA_a13_a_apadio : std_logic;
SIGNAL SA_a12_a_apadio : std_logic;
SIGNAL SA_a11_a_apadio : std_logic;
SIGNAL SA_a10_a_apadio : std_logic;
SIGNAL SA_a9_a_apadio : std_logic;
SIGNAL SA_a8_a_apadio : std_logic;
SIGNAL SA_a7_a_apadio : std_logic;
SIGNAL SA_a6_a_apadio : std_logic;
SIGNAL SA_a5_a_apadio : std_logic;
SIGNAL SA_a4_a_apadio : std_logic;
SIGNAL SA_a3_a_apadio : std_logic;
SIGNAL SA_a2_a_apadio : std_logic;
SIGNAL SA_a1_a_apadio : std_logic;
SIGNAL SA_a0_a_apadio : std_logic;
SIGNAL DQ_a35_a_apadio : std_logic;
SIGNAL DQ_a34_a_apadio : std_logic;
SIGNAL DQ_a33_a_apadio : std_logic;
SIGNAL DQ_a32_a_apadio : std_logic;
SIGNAL DQ_a31_a_apadio : std_logic;
SIGNAL DQ_a30_a_apadio : std_logic;
SIGNAL DQ_a29_a_apadio : std_logic;
SIGNAL DQ_a28_a_apadio : std_logic;
SIGNAL DQ_a27_a_apadio : std_logic;
SIGNAL DQ_a26_a_apadio : std_logic;
SIGNAL DQ_a25_a_apadio : std_logic;
SIGNAL DQ_a24_a_apadio : std_logic;
SIGNAL DQ_a23_a_apadio : std_logic;
SIGNAL DQ_a22_a_apadio : std_logic;
SIGNAL DQ_a21_a_apadio : std_logic;
SIGNAL DQ_a20_a_apadio : std_logic;
SIGNAL DQ_a19_a_apadio : std_logic;
SIGNAL DQ_a18_a_apadio : std_logic;
SIGNAL DQ_a17_a_apadio : std_logic;
SIGNAL DQ_a16_a_apadio : std_logic;
SIGNAL DQ_a15_a_apadio : std_logic;
SIGNAL DQ_a14_a_apadio : std_logic;
SIGNAL DQ_a13_a_apadio : std_logic;
SIGNAL DQ_a12_a_apadio : std_logic;
SIGNAL DQ_a11_a_apadio : std_logic;
SIGNAL DQ_a10_a_apadio : std_logic;
SIGNAL DQ_a9_a_apadio : std_logic;
SIGNAL DQ_a8_a_apadio : std_logic;
SIGNAL DQ_a7_a_apadio : std_logic;
SIGNAL DQ_a6_a_apadio : std_logic;
SIGNAL DQ_a5_a_apadio : std_logic;
SIGNAL DQ_a4_a_apadio : std_logic;
SIGNAL DQ_a3_a_apadio : std_logic;
SIGNAL DQ_a2_a_apadio : std_logic;
SIGNAL DQ_a1_a_apadio : std_logic;
SIGNAL DQ_a0_a_apadio : std_logic;
SIGNAL RW_N_apadio : std_logic;
SIGNAL ADV_LD_N_apadio : std_logic;
SIGNAL BW_N_a3_a_apadio : std_logic;
SIGNAL BW_N_a2_a_apadio : std_logic;
SIGNAL BW_N_a1_a_apadio : std_logic;
SIGNAL BW_N_a0_a_apadio : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a34_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a28_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a23_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a22_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a0_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a26_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a31_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a14_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a16_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a11_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a9_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a35_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a10_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a21_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a6_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a3_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a33_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a30_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a24_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a2_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a1_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a27_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a25_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a32_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a18_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a15_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a29_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a12_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a8_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a20_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a7_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a17_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a13_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a5_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a4_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a19_a_areg0 : std_logic;
SIGNAL clk_acombout : std_logic;
SIGNAL PLL1_inst_aaltpll_component_a_clk0 : std_logic;
SIGNAL DM_a2_a_acombout : std_logic;
SIGNAL RESET_N_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a2_a_areg0 : std_logic;
SIGNAL DM_a0_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a0_a_areg0 : std_logic;
SIGNAL DM_a3_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a3_a_areg0 : std_logic;
SIGNAL DM_a1_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a1_a_areg0 : std_logic;
SIGNAL DATA_IN_a34_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a34_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a34_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a34_a : std_logic;
SIGNAL RD_WR_N_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_ard_wr_n_reg_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a0_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a1_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a2_a : std_logic;
SIGNAL DATA_IN_a28_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a28_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a28_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a28_a : std_logic;
SIGNAL DATA_IN_a23_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a23_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a23_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a23_a : std_logic;
SIGNAL DATA_IN_a22_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a22_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a22_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a22_a : std_logic;
SIGNAL DATA_IN_a0_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a0_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a0_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a0_a : std_logic;
SIGNAL DATA_IN_a26_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a26_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a26_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a26_a : std_logic;
SIGNAL DATA_IN_a31_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a31_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a31_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a31_a : std_logic;
SIGNAL DATA_IN_a14_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a14_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a14_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a14_a : std_logic;
SIGNAL DATA_IN_a16_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a16_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a16_a : std_logic;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久国产精品厨房| 99国产精品久| 欧美精品一区二区三区蜜桃| 免费在线欧美视频| 欧美一区二区三区在线观看视频| 日韩电影在线观看一区| 日韩精品在线网站| 成人av网站在线| 亚洲美女在线国产| 欧美日本在线一区| 国产一区二区不卡| 一区二区在线看| 欧美男生操女生| 国产乱人伦偷精品视频不卡 | 91国偷自产一区二区三区成为亚洲经典 | 国产成人午夜高潮毛片| 中文字幕日本乱码精品影院| 色先锋资源久久综合| 日韩精品乱码av一区二区| 久久综合色一综合色88| 不卡的av网站| 日韩精品视频网站| 国产精品另类一区| 欧美日韩精品专区| 国产69精品久久99不卡| 午夜精品久久久久影视| 国产欧美综合色| 欧美高清视频www夜色资源网| 久久国产精品露脸对白| 中文字幕视频一区| 精品99久久久久久| 在线观看日韩av先锋影音电影院| 久久精品二区亚洲w码| 亚洲精品伦理在线| 国产日韩欧美不卡| 欧美一区二区播放| 色域天天综合网| 国产精品一级黄| 午夜精品成人在线视频| 中文字幕二三区不卡| 欧美另类一区二区三区| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 成人免费三级在线| 免费视频一区二区| 亚洲午夜一区二区三区| 亚洲国产成人午夜在线一区 | 色先锋资源久久综合| 国产精品综合久久| 免费观看30秒视频久久| 亚洲狼人国产精品| 国产欧美1区2区3区| 日韩一区二区免费在线观看| 91在线精品一区二区三区| 麻豆国产精品视频| 午夜精品久久久久久久蜜桃app| 国产精品少妇自拍| 久久综合狠狠综合久久综合88 | 色欧美日韩亚洲| 成人av在线一区二区| 国产一区二区免费看| 奇米亚洲午夜久久精品| 亚洲国产乱码最新视频| 亚洲人成网站色在线观看| 久久精品亚洲一区二区三区浴池| 91麻豆精品91久久久久久清纯| 色婷婷狠狠综合| 一本一本大道香蕉久在线精品| 国产成人无遮挡在线视频| 激情五月激情综合网| 蜜臀精品久久久久久蜜臀| 亚洲成av人片观看| 亚洲一区二区三区视频在线 | 亚洲主播在线播放| 亚洲视频 欧洲视频| 中文字幕一区二区三区四区不卡 | 欧美激情中文不卡| 久久伊人中文字幕| 久久久久国产精品厨房| 久久综合成人精品亚洲另类欧美| 欧美精品一级二级三级| 欧美一级黄色大片| 日韩你懂的在线播放| 欧美不卡一区二区| 国产偷v国产偷v亚洲高清| 国产欧美精品一区aⅴ影院 | 韩国精品一区二区| 国产精品一区二区视频| 国产v综合v亚洲欧| 国产91精品久久久久久久网曝门| 成人黄色大片在线观看| 色呦呦国产精品| 欧美色大人视频| 日韩你懂的在线观看| 久久精品无码一区二区三区| 国产精品网站在线观看| 亚洲色图制服丝袜| 亚洲五码中文字幕| 美女一区二区久久| 国产大陆a不卡| 91久久久免费一区二区| 欧美精品久久久久久久多人混战 | 日韩久久精品一区| 久久精品夜夜夜夜久久| 亚洲美女区一区| 麻豆精品在线视频| 高清视频一区二区| 欧美性色综合网| 精品美女在线观看| 亚洲精品一卡二卡| 免费av成人在线| 成人黄色av电影| 91超碰这里只有精品国产| 欧美精品一区二区三区蜜桃| 亚洲三级视频在线观看| 色婷婷亚洲综合| 日韩欧美视频在线| 亚洲精品久久久久久国产精华液| 日本 国产 欧美色综合| 成人白浆超碰人人人人| 欧美一区二区三区四区五区| 国产视频911| 五月激情六月综合| 成人黄页毛片网站| 日韩欧美卡一卡二| 亚洲美女一区二区三区| 国产一区二区在线看| 日本乱码高清不卡字幕| 久久免费电影网| 视频精品一区二区| 成人国产电影网| 日韩一区二区免费高清| 玉足女爽爽91| 风间由美性色一区二区三区| 欧美日韩国产在线观看| 一区视频在线播放| 国产一区二区视频在线播放| 色吧成人激情小说| 国产偷国产偷精品高清尤物| 日韩在线一二三区| 欧美在线观看一区| 亚洲天堂a在线| 国产乱码精品一品二品| 91精品国产免费久久综合| 亚洲一区二区在线观看视频| 岛国精品一区二区| 久久久久久一二三区| 免费成人深夜小野草| 欧美高清视频一二三区| 亚洲国产另类av| 日本久久精品电影| 最新高清无码专区| 成人福利电影精品一区二区在线观看| 精品人在线二区三区| 日韩av中文字幕一区二区| 欧美日高清视频| 五月天国产精品| 欧美精品丝袜中出| 午夜激情久久久| 在线不卡中文字幕| 五月婷婷久久综合| 在线电影国产精品| 免费精品99久久国产综合精品| 欧美日韩中文字幕精品| 亚洲综合视频在线观看| 91成人在线精品| 亚洲黄一区二区三区| 日本福利一区二区| 一区二区免费在线播放| 欧美色倩网站大全免费| 午夜精品久久久久久久| 欧美片在线播放| 六月婷婷色综合| 久久精品亚洲精品国产欧美| 国产成人自拍高清视频在线免费播放| 久久久久久久免费视频了| 国产福利一区二区三区视频| 国产午夜亚洲精品羞羞网站| 国产成人免费视频精品含羞草妖精| 国产午夜精品一区二区三区四区| 国产伦精品一区二区三区在线观看 | 亚洲精品一区二区三区四区高清| 国产乱码精品一区二区三区五月婷| 久久久久免费观看| 91色综合久久久久婷婷| 亚洲va欧美va国产va天堂影院| 欧美日韩国产精选| 久久99精品久久久久久久久久久久 | 欧美高清在线一区二区| 97精品久久久午夜一区二区三区| 一区二区三区四区亚洲| 91精选在线观看| 国产a区久久久| 亚洲伦理在线精品| 91精品国产综合久久婷婷香蕉| 黑人精品欧美一区二区蜜桃| 国产精品久线在线观看| 欧美日韩精品一区视频| 国产精品一区二区男女羞羞无遮挡| 中文字幕一区二区三| 欧美剧情片在线观看|