亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? top.vho

?? ddr2 controller功能控制,里面有四個模塊
?? VHO
?? 第 1 頁 / 共 5 頁
字號:
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a16_a : std_logic;
SIGNAL DATA_IN_a11_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a11_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a11_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a11_a : std_logic;
SIGNAL DATA_IN_a9_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a9_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a9_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a9_a : std_logic;
SIGNAL DATA_IN_a35_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a35_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a35_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a35_a : std_logic;
SIGNAL DATA_IN_a10_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a10_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a10_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a10_a : std_logic;
SIGNAL DATA_IN_a21_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a21_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a21_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a21_a : std_logic;
SIGNAL DATA_IN_a6_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a6_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a6_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a6_a : std_logic;
SIGNAL DATA_IN_a3_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a3_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a3_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a3_a : std_logic;
SIGNAL DATA_IN_a33_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a33_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a33_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a33_a : std_logic;
SIGNAL DATA_IN_a30_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a30_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a30_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a30_a : std_logic;
SIGNAL DATA_IN_a24_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a24_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a24_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a24_a : std_logic;
SIGNAL DATA_IN_a2_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a2_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a2_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a2_a : std_logic;
SIGNAL DATA_IN_a1_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a1_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a1_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a1_a : std_logic;
SIGNAL DATA_IN_a27_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a27_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a27_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a27_a : std_logic;
SIGNAL DATA_IN_a25_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a25_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a25_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a25_a : std_logic;
SIGNAL DATA_IN_a32_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a32_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a32_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a32_a : std_logic;
SIGNAL DATA_IN_a18_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a18_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a18_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a18_a : std_logic;
SIGNAL DATA_IN_a15_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a15_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a15_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a15_a : std_logic;
SIGNAL DATA_IN_a29_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a29_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a29_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a29_a : std_logic;
SIGNAL DATA_IN_a12_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a12_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a12_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a12_a : std_logic;
SIGNAL DATA_IN_a8_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a8_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a8_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a8_a : std_logic;
SIGNAL DATA_IN_a20_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a20_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a20_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a20_a : std_logic;
SIGNAL DATA_IN_a7_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a7_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a7_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a7_a : std_logic;
SIGNAL DATA_IN_a17_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a17_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a17_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a17_a : std_logic;
SIGNAL DATA_IN_a13_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a13_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a13_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a13_a : std_logic;
SIGNAL DATA_IN_a5_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a5_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a5_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a5_a : std_logic;
SIGNAL DATA_IN_a4_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a4_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a4_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a4_a : std_logic;
SIGNAL DATA_IN_a19_a_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_in_reg_a19_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a0_a_a19_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a19_a : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a35_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a34_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a33_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a32_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a31_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a30_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a29_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a28_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a27_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a26_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a25_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a24_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a23_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a22_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a21_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a20_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a19_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a18_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a17_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a16_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a15_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a14_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a13_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a12_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a11_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a10_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a9_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a8_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a7_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a6_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a5_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a4_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a3_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a2_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a1_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_adata_out_reg_a0_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a16_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a16_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a15_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a15_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a14_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a14_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a13_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a13_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a12_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a12_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a11_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a11_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a10_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a10_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a9_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a9_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a8_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a8_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a7_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a7_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a6_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a6_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a5_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a5_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a4_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a4_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a3_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a3_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a2_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a2_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a1_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a1_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_reg_a0_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_addr_a0_a_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_rw_n_areg0 : std_logic;
SIGNAL ADDR_ADV_LD_N_acombout : std_logic;
SIGNAL zbt_ctrl_top_inst1_apipe_stage1_aaddr_adv_ld_n_reg_areg0 : std_logic;
SIGNAL zbt_ctrl_top_inst1_aaddr_ctrl_out1_aram_adv_ld_n_areg0 : std_logic;
SIGNAL NOT_zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a3_a_areg0 : std_logic;
SIGNAL NOT_zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a2_a_areg0 : std_logic;
SIGNAL NOT_zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a1_a_areg0 : std_logic;
SIGNAL NOT_zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a0_a_areg0 : std_logic;
SIGNAL NOT_zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a1_a : std_logic;
SIGNAL NOT_RESET_N_acombout : std_logic;

BEGIN

ww_RESET_N <= RESET_N;
ww_clk <= clk;
ww_ADDR <= ADDR;
ww_RD_WR_N <= RD_WR_N;
ww_ADDR_ADV_LD_N <= ADDR_ADV_LD_N;
ww_DM <= DM;
ww_DATA_IN <= DATA_IN;
DATA_OUT <= ww_DATA_OUT;
SA <= ww_SA;
RW_N <= ww_RW_N;
ADV_LD_N <= ww_ADV_LD_N;
BW_N <= ww_BW_N;

ww_PLL1_inst_aaltpll_component_apll_inclk <= (gnd & clk_acombout);

PLL1_inst_aaltpll_component_a_clk0 <= ww_PLL1_inst_aaltpll_component_apll_clk(0);
PLL1_inst_aaltpll_component_apll_aCLK1 <= ww_PLL1_inst_aaltpll_component_apll_clk(1);
PLL1_inst_aaltpll_component_apll_aCLK2 <= ww_PLL1_inst_aaltpll_component_apll_clk(2);
PLL1_inst_aaltpll_component_apll_aCLK3 <= ww_PLL1_inst_aaltpll_component_apll_clk(3);
PLL1_inst_aaltpll_component_apll_aCLK4 <= ww_PLL1_inst_aaltpll_component_apll_clk(4);
PLL1_inst_aaltpll_component_apll_aCLK5 <= ww_PLL1_inst_aaltpll_component_apll_clk(5);
NOT_zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a3_a_areg0 <= NOT zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a3_a_areg0;
NOT_zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a2_a_areg0 <= NOT zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a2_a_areg0;
NOT_zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a1_a_areg0 <= NOT zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a1_a_areg0;
NOT_zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a0_a_areg0 <= NOT zbt_ctrl_top_inst1_apipe_stage1_adm_reg_a0_a_areg0;
NOT_zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a1_a <= NOT zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a1_a;
NOT_RESET_N_acombout <= NOT RESET_N_acombout;

DQ_a34_a_aI : stratix_io 
-- pragma translate_off
GENERIC MAP (
	operation_mode => "bidir",
	ddio_mode => "none",
	input_register_mode => "register",
	output_register_mode => "register",
	oe_register_mode => "register",
	input_async_reset => "clear",
	output_async_reset => "clear",
	oe_async_reset => "clear",
	input_sync_reset => "none",
	output_sync_reset => "none",
	oe_sync_reset => "none",
	input_power_up => "low",
	output_power_up => "low",
	oe_power_up => "low")
-- pragma translate_on
PORT MAP (
	datain => zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a34_a,
	oe => NOT_zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a1_a,
	outclk => PLL1_inst_aaltpll_component_a_clk0,
	inclk => PLL1_inst_aaltpll_component_a_clk0,
	inclkena => zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a2_a,
	areset => NOT_RESET_N_acombout,
	devclrn => devclrn,
	devpor => devpor,
	devoe => devoe,
	padio => DQ(34),
	regout => zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a34_a_areg0);

DQ_a28_a_aI : stratix_io 
-- pragma translate_off
GENERIC MAP (
	operation_mode => "bidir",
	ddio_mode => "none",
	input_register_mode => "register",
	output_register_mode => "register",
	oe_register_mode => "register",
	input_async_reset => "clear",
	output_async_reset => "clear",
	oe_async_reset => "clear",
	input_sync_reset => "none",
	output_sync_reset => "none",
	oe_sync_reset => "none",
	input_power_up => "low",
	output_power_up => "low",
	oe_power_up => "low")
-- pragma translate_on
PORT MAP (
	datain => zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a28_a,
	oe => NOT_zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a1_a,
	outclk => PLL1_inst_aaltpll_component_a_clk0,
	inclk => PLL1_inst_aaltpll_component_a_clk0,
	inclkena => zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a2_a,
	areset => NOT_RESET_N_acombout,
	devclrn => devclrn,
	devpor => devpor,
	devoe => devoe,
	padio => DQ(28),
	regout => zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a28_a_areg0);

DQ_a23_a_aI : stratix_io 
-- pragma translate_off
GENERIC MAP (
	operation_mode => "bidir",
	ddio_mode => "none",
	input_register_mode => "register",
	output_register_mode => "register",
	oe_register_mode => "register",
	input_async_reset => "clear",
	output_async_reset => "clear",
	oe_async_reset => "clear",
	input_sync_reset => "none",
	output_sync_reset => "none",
	oe_sync_reset => "none",
	input_power_up => "low",
	output_power_up => "low",
	oe_power_up => "low")
-- pragma translate_on
PORT MAP (
	datain => zbt_ctrl_top_inst1_apipe_delay1_adata_in_pipe_a1_a_a23_a,
	oe => NOT_zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a1_a,
	outclk => PLL1_inst_aaltpll_component_a_clk0,
	inclk => PLL1_inst_aaltpll_component_a_clk0,
	inclkena => zbt_ctrl_top_inst1_apipe_delay1_arw_n_pipe_a2_a,
	areset => NOT_RESET_N_acombout,
	devclrn => devclrn,
	devpor => devpor,
	devoe => devoe,
	padio => DQ(23),
	regout => zbt_ctrl_top_inst1_apipe_delay1_alb_data_out_a23_a_areg0);

DQ_a22_a_aI : stratix_io 
-- pragma translate_off
GENERIC MAP (
	operation_mode => "bidir",
	ddio_mode => "none",
	input_register_mode => "register",
	output_register_mode => "register",
	oe_register_mode => "register",
	input_async_reset => "clear",
	output_async_reset => "clear",
	oe_async_reset => "clear",

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
99久久综合狠狠综合久久| 亚洲国产美国国产综合一区二区| 日韩一区欧美一区| 亚洲欧美日韩久久| 日本美女视频一区二区| 激情深爱一区二区| 一本大道av一区二区在线播放| 777a∨成人精品桃花网| 中文字幕第一页久久| 亚洲精品成人天堂一二三| 奇米精品一区二区三区在线观看 | 欧美主播一区二区三区| 日韩欧美123| 亚洲人成网站色在线观看| 五月婷婷欧美视频| 成人免费毛片嘿嘿连载视频| 欧美日韩一本到| 国产欧美日韩在线视频| 亚洲国产欧美在线| 国产成人综合精品三级| 欧美亚洲国产怡红院影院| 久久影院午夜片一区| 亚洲综合一区二区三区| 国产精品一区在线观看你懂的| 在线观看视频一区| 国产日韩视频一区二区三区| 亚洲成a人片在线观看中文| 国产激情一区二区三区四区 | 欧美日韩国产一区二区三区地区| 久久成人免费电影| 在线观看欧美精品| 国产色一区二区| 天堂蜜桃91精品| 97久久超碰国产精品| 久久久综合九色合综国产精品| 亚洲成人av在线电影| 99国产精品久久| 久久综合给合久久狠狠狠97色69| 亚洲一级二级在线| 91浏览器打开| 国产欧美中文在线| 久久成人久久鬼色| 欧美日韩一级视频| 夜夜嗨av一区二区三区网页| 成人精品电影在线观看| 日韩女优av电影| 天堂在线亚洲视频| 欧美日韩一区二区三区免费看| 国产精品美女久久久久久久| 国产自产高清不卡| 91精品啪在线观看国产60岁| 夜夜亚洲天天久久| 色94色欧美sute亚洲13| 中文字幕中文字幕中文字幕亚洲无线| 久久国产精品99久久人人澡| 欧美日韩不卡一区| 亚洲国产精品一区二区尤物区| www.成人网.com| 国产欧美日本一区视频| 国产精品一区二区三区99| 日韩精品一区二区三区在线观看| 首页国产欧美日韩丝袜| 欧美日韩一区二区三区高清| 亚洲制服丝袜av| 在线看日本不卡| 亚洲自拍欧美精品| 欧美午夜影院一区| 亚洲国产精品一区二区尤物区| 在线亚洲一区观看| 一区二区高清免费观看影视大全 | 亚洲激情av在线| 91丝袜高跟美女视频| 中文字幕在线不卡国产视频| 波多野结衣欧美| 日韩一区在线看| 欧美在线观看一区二区| 亚洲一区精品在线| 一区二区三区四区激情| 色中色一区二区| 一区二区成人在线视频| 欧美日韩精品一区二区在线播放| 天堂成人免费av电影一区| 欧美精品三级在线观看| 日韩av一区二| 精品久久久久久无| 国产成人午夜99999| 国产精品免费久久| 91免费版在线看| 亚洲第一电影网| 日韩欧美精品在线| 国产激情视频一区二区三区欧美 | 99re在线视频这里只有精品| 亚洲丝袜制服诱惑| 欧美日韩小视频| 麻豆久久一区二区| 中文字幕不卡在线| 91网站在线播放| 午夜精品久久久久久| 日韩欧美激情在线| 不卡视频免费播放| 亚洲成人先锋电影| 久久综合五月天婷婷伊人| 成人黄色777网| 亚洲一二三四久久| 欧美成人三级电影在线| 99re6这里只有精品视频在线观看| 一区二区三区国产精华| 日韩三级在线免费观看| 成人av免费观看| 亚洲国产日韩综合久久精品| 欧美一区二区福利在线| 国产成人精品免费一区二区| 亚洲综合在线免费观看| 欧美成人乱码一区二区三区| 北条麻妃一区二区三区| 午夜婷婷国产麻豆精品| 久久精品亚洲国产奇米99| 色狠狠综合天天综合综合| 久久国产人妖系列| 亚洲精品videosex极品| 欧美sm极限捆绑bd| 色婷婷综合久久久久中文 | 欧美岛国在线观看| 99热精品国产| 免费精品视频最新在线| 亚洲天堂成人网| 日韩视频免费直播| 91成人免费电影| 国产精品99久久久久久久vr| 亚洲中国最大av网站| 亚洲免费电影在线| 日韩免费看网站| 色欲综合视频天天天| 国产麻豆成人精品| 亚洲午夜久久久| 国产精品毛片大码女人| 91精品国产色综合久久久蜜香臀| 成人动漫av在线| 免费观看30秒视频久久| 亚洲精品国久久99热| 国产亚洲精品免费| 欧美精品三级日韩久久| 一本到三区不卡视频| 国产成人精品免费在线| 久久国产精品色| 天天操天天干天天综合网| 亚洲精品国产无天堂网2021 | www.在线成人| 毛片av一区二区| 亚洲一区二区欧美| 国产精品久久三| 久久精品一区八戒影视| 欧美一区二区三区日韩视频| 91久久精品一区二区| 成人美女在线观看| 国产又粗又猛又爽又黄91精品| 日本中文字幕一区二区有限公司| 亚洲一二三专区| 一区二区三区视频在线观看| 国产精品情趣视频| 久久久久久久电影| 精品久久久久久无| 日韩欧美国产高清| 日韩视频永久免费| 欧美一区二区视频网站| 欧美精选午夜久久久乱码6080| 日本精品一区二区三区四区的功能| 国产高清无密码一区二区三区| 美女www一区二区| 免费看精品久久片| 男人的天堂亚洲一区| 日韩av在线发布| 轻轻草成人在线| 青青草原综合久久大伊人精品 | 精品奇米国产一区二区三区| 日韩一区二区三区在线观看| 欧美日韩成人在线一区| 欧美肥妇bbw| 91精品国产一区二区三区香蕉| 欧美日韩色一区| 884aa四虎影成人精品一区| 欧美精品99久久久**| 欧美军同video69gay| 欧美精选一区二区| 日韩亚洲欧美中文三级| 日韩一区二区免费电影| 欧美mv和日韩mv的网站| 久久尤物电影视频在线观看| 久久综合色综合88| 国产欧美综合色| 日韩一区欧美小说| 亚洲宅男天堂在线观看无病毒| 亚洲一区二区三区四区在线免费观看| 一区二区成人在线| 日本在线播放一区二区三区| 美女脱光内衣内裤视频久久网站 | 中文字幕电影一区| 亚洲色图制服诱惑| 亚洲成a人片在线不卡一二三区| 首页亚洲欧美制服丝腿|