亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? shujucaiji.fit.talkback.xml

?? 通過ADC0809對模擬信號進行采樣
?? XML
?? 第 1 頁 / 共 4 頁
字號:

<!--
This XML file (created on Wed May 07 12:47:22 2008) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature.  To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder.  For more information, go
to license.txt.
-->
<talkback>
<ver>5.1</ver>
<schema>quartus_version_5.1_build_176.xsd</schema><license>
	<host_id>0015c563ebaf</host_id>
	<nic_id>001302a85905</nic_id>
	<cdrive_id>6c0f603a</cdrive_id>
</license>
<tool>
	<name>Quartus II</name>
	<version>5.1</version>
	<build>Build 176</build>
	<binary_type>32</binary_type>
	<module>quartus_fit.exe</module>
	<edition>Full Version</edition>
	<compilation_end_time>Wed May 07 12:47:22 2008</compilation_end_time>
</tool>
<machine>
	<os>Windows XP</os>
	<cpu>
		<proc_count>2</proc_count>
		<cpu_freq units="MHz">1596</cpu_freq>
	</cpu>
	<ram units="MB">503</ram>
</machine>
<top_file>D:/shujucaiji/shujucaiji</top_file>
<resource_usage_summary>
	<rsc name="Total logic elements" util="1" max=" 2910 " type="int">31 </rsc>
	<rsc name="-- Combinational with no register" type="int">1</rsc>
	<rsc name="-- Register only" type="int">8</rsc>
	<rsc name="-- Combinational with a register" type="int">22</rsc>
	<rsc name="Logic element usage by number of LUT inputs" type="text"></rsc>
	<rsc name="-- 4 input functions" type="int">0</rsc>
	<rsc name="-- 3 input functions" type="int">2</rsc>
	<rsc name="-- 2 input functions" type="int">17</rsc>
	<rsc name="-- 1 input functions" type="int">5</rsc>
	<rsc name="-- 0 input functions" type="int">7</rsc>
	<rsc name="Logic elements by mode" type="text"></rsc>
	<rsc name="-- normal mode" type="int">16</rsc>
	<rsc name="-- arithmetic mode" type="int">15</rsc>
	<rsc name="-- qfbk mode" type="int">1</rsc>
	<rsc name="-- register cascade mode" type="int">0</rsc>
	<rsc name="-- synchronous clear/load mode" type="int">8</rsc>
	<rsc name="-- asynchronous clear/load mode" type="int">9</rsc>
	<rsc name="Total LABs" util="4" max=" 291 " type="int">11 </rsc>
	<rsc name="Logic elements in carry chains" type="int">17</rsc>
	<rsc name="User inserted logic elements" type="int">0</rsc>
	<rsc name="Virtual pins" type="int">0</rsc>
	<rsc name="I/O pins" util="41" max=" 104 " type="int">43 </rsc>
	<rsc name="-- Clock pins" util="50" max=" 2 " type="int">1 </rsc>
	<rsc name="Global signals" type="int">4</rsc>
	<rsc name="M4Ks" util="8" max=" 13 " type="int">1 </rsc>
	<rsc name="Total memory bits" util="7" max=" 59904 " type="int">4096 </rsc>
	<rsc name="Total RAM block bits" util="8" max=" 59904 " type="int">4608 </rsc>
	<rsc name="PLLs" util="0" max=" 1 " type="int">0 </rsc>
	<rsc name="Global clocks" util="50" max=" 8 " type="int">4 </rsc>
	<rsc name="Maximum fan-out node" type="text">clk</rsc>
	<rsc name="Maximum fan-out" type="int">14</rsc>
	<rsc name="Highest non-global fan-out signal" type="text">wren</rsc>
	<rsc name="Highest non-global fan-out" type="int">10</rsc>
	<rsc name="Total fan-out" type="int">152</rsc>
	<rsc name="Average fan-out" type="float">1.97</rsc>
</resource_usage_summary>
<control_signals>
	<row>
		<name>adcint:inst|current_state.st4</name>
		<location>LC_X9_Y6_N4</location>
		<fan_out>11</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK0</global_line_name>
	</row>
	<row>
		<name>cnt10b:inst1|clkout~7</name>
		<location>LC_X7_Y12_N8</location>
		<fan_out>11</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK3</global_line_name>
	</row>
	<row>
		<name>clk</name>
		<location>PIN_17</location>
		<fan_out>14</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK1</global_line_name>
	</row>
	<row>
		<name>clr</name>
		<location>PIN_16</location>
		<fan_out>9</fan_out>
		<usage>Async. clear</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK2</global_line_name>
	</row>
</control_signals>
<non_global_high_fan_out_signals>
	<row>
		<name>adcint:inst|current_state.st1</name>
		<fan_out>3</fan_out>
	</row>
	<row>
		<name>adcint:inst|current_state.st3</name>
		<fan_out>2</fan_out>
	</row>
	<row>
		<name>adcint:inst|oe</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>cnt10b:inst1|cqi[8]</name>
		<fan_out>3</fan_out>
	</row>
	<row>
		<name>cnt10b:inst1|cqi[7]</name>
		<fan_out>3</fan_out>
	</row>
	<row>
		<name>cnt10b:inst1|cqi[7]~68</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>cnt10b:inst1|cqi[7]~68COUT1_105</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>cnt10b:inst1|cqi[6]</name>
		<fan_out>3</fan_out>
	</row>
	<row>
		<name>cnt10b:inst1|cqi[6]~72</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>cnt10b:inst1|cqi[6]~72COUT1_104</name>
		<fan_out>1</fan_out>
	</row>
</non_global_high_fan_out_signals>
<ram_summary>
	<row>
		<name>ram8b:inst2|altsyncram:altsyncram_component|altsyncram_gn51:auto_generated|ALTSYNCRAM</name>
		<type>M4K</type>
		<mode>Single Port</mode>
		<port_a_depth>512</port_a_depth>
		<port_a_width>8</port_a_width>
		<port_a_input_registers>yes</port_a_input_registers>
		<port_a_output_registers>no</port_a_output_registers>
		<size>4096</size>
		<m4ks>1</m4ks>
		<mif>None</mif>
		<location>M4K_X13_Y12</location>
	</row>
</ram_summary>
<interconnect_usage_summary>
	<rsc name="M4K buffers" util="2" max=" 468 " type="int">8 </rsc>
	<rsc name="Local interconnects" util="1" max=" 11506 " type="int">63 </rsc>
	<rsc name="LUT chains" util="0" max=" 2619 " type="int">0 </rsc>
	<rsc name="R4s" util="1" max=" 7520 " type="int">76 </rsc>
	<rsc name="C4s" util="1" max=" 8840 " type="int">56 </rsc>
	<rsc name="Global clocks" util="50" max=" 8 " type="int">4 </rsc>
	<rsc name="LAB clocks" util="7" max=" 156 " type="int">11 </rsc>
	<rsc name="Direct links" util="1" max=" 11506 " type="int">1 </rsc>
</interconnect_usage_summary>
<mep_data>
	<command_line>quartus_fit --read_settings_files=off --write_settings_files=off shujucaiji -c shujucaiji</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<messages>
	<warning>Warning: Following 1 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results</warning>
	<info>Info: Quartus II Fitter was successful. 0 errors, 1 warning</info>
	<info>Info: Elapsed time: 00:00:06</info>
	<info>Info: Processing ended: Wed May 07 12:47:22 2008</info>
	<info>Info: Pin adda has VCC driving its datain port</info>
	<info>Info: Design uses memory blocks. Violating setup or hold times of memory block address registers could cause memory contents to be corrupted. Make sure that all memory block address registers meet the setup and hold time requirements.</info>
</messages>
<fitter_settings>
	<row>
		<option>Device</option>
		<setting>EP1C3T144C8</setting>
	</row>
	<row>
		<option>SignalProbe signals routed during normal compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Router Timing Optimization Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Placement Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Router Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Optimize Hold Timing</option>
		<setting>IO Paths and Minimum TPD Paths</setting>
		<default_value>IO Paths and Minimum TPD Paths</default_value>
	</row>
	<row>
		<option>Optimize Fast-Corner Timing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Optimize Timing</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize IOC Register Placement for Timing</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit to One Fitting Attempt</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Final Placement Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Aggressive Routability Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Initial Placement Seed</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>Slow Slew Rate</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>PCI I/O</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Weak Pull-Up Resistor</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Enable Bus-Hold Circuitry</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Memory Control Signals</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Packed Registers -- Cyclone</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Delay Chains</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Merge PLLs</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Perform Physical Synthesis for Combinational Logic</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Register Duplication</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Register Retiming</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Asynchronous Signal Pipelining</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Fitter Effort</option>
		<setting>Auto Fit</setting>
		<default_value>Auto Fit</default_value>
	</row>
	<row>
		<option>Physical Synthesis Effort Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Logic Cell Insertion - Logic Duplication</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Register Duplication</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Clock</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Global Register Control Signals</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
</fitter_settings>
<fitter_device_options>
	<row>
		<option>Enable user-supplied start-up clock (CLKUSR)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide reset (DEV_CLRn)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide output enable (DEV_OE)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable INIT_DONE output</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Configuration scheme</option>
		<setting>Active Serial</setting>
	</row>
	<row>
		<option>Error detection CRC</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Reserve all unused pins</option>
		<setting>As output driving ground</setting>
	</row>
	<row>
		<option>Base pin-out file on sameframe device</option>
		<setting>Off</setting>
	</row>
</fitter_device_options>
<input_pins>
	<row>
		<name>clk</name>
		<pin__>17</pin__>
		<i_o_bank>1</i_o_bank>
		<x_coordinate>0</x_coordinate>
		<y_coordinate>7</y_coordinate>
		<cell_number>0</cell_number>
		<combinational_fan_out>14</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>yes</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>Fitter</location_assigned_by>
	</row>
	<row>
		<name>clr</name>
		<pin__>16</pin__>
		<i_o_bank>1</i_o_bank>
		<x_coordinate>0</x_coordinate>

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩精品一卡二卡三卡四卡无卡| 成人自拍视频在线| 五月激情综合色| 亚洲少妇30p| 亚洲图片激情小说| 亚洲人成人一区二区在线观看 | 欧美日韩成人综合| 色综合天天综合在线视频| 成人性生交大片免费看在线播放| 国产高清久久久久| 成人午夜伦理影院| 9i在线看片成人免费| 99re8在线精品视频免费播放| 成人av在线影院| 91理论电影在线观看| 色先锋aa成人| 欧美日韩国产高清一区二区三区 | 精品视频免费在线| 欧美日韩国产中文| 欧美一级一级性生活免费录像| 欧美性色黄大片| 欧美福利视频一区| 亚洲精品在线观| 中文字幕精品—区二区四季| 中文字幕国产一区二区| 亚洲男人天堂av网| 免费精品99久久国产综合精品| 久久精品二区亚洲w码| 国产999精品久久久久久| 成人精品国产免费网站| 欧美在线观看视频在线| 制服丝袜av成人在线看| 日韩欧美国产1| 亚洲国产高清aⅴ视频| 亚洲主播在线播放| 麻豆91精品91久久久的内涵| 国产乱码精品一品二品| 一本到高清视频免费精品| 欧美日韩视频在线观看一区二区三区 | 午夜视频在线观看一区二区| 蜜桃视频一区二区三区| 国产高清不卡一区| 欧美做爰猛烈大尺度电影无法无天| 在线不卡中文字幕| 国产欧美精品一区二区色综合朱莉 | 中文字幕久久午夜不卡| 尤物在线观看一区| 精品伊人久久久久7777人| 99久久精品免费看国产免费软件| 7777精品伊人久久久大香线蕉最新版| 久久久久久毛片| 亚洲成人综合在线| 国产宾馆实践打屁股91| 在线观看成人免费视频| 久久蜜桃av一区二区天堂| 夜夜嗨av一区二区三区网页 | 欧美日韩色一区| 国产欧美精品一区二区色综合朱莉| 亚洲成人免费观看| 成人午夜在线播放| 日韩女同互慰一区二区| 亚洲欧美国产三级| 国产91精品露脸国语对白| 欧美女孩性生活视频| 国产精品高清亚洲| 另类人妖一区二区av| 欧美亚洲国产一区二区三区| 欧美激情一区二区三区在线| 午夜国产精品影院在线观看| 成人av手机在线观看| 欧美一区二区私人影院日本| 国产精品久久久久7777按摩 | 欧美大黄免费观看| 性做久久久久久| 91丨九色丨蝌蚪丨老版| 久久久久久免费毛片精品| 全国精品久久少妇| 欧美日免费三级在线| 国产精品乱子久久久久| 韩国理伦片一区二区三区在线播放| 欧美亚洲一区二区在线| ㊣最新国产の精品bt伙计久久| 国产在线视频精品一区| 制服丝袜中文字幕一区| 亚洲一区二区偷拍精品| 91小视频在线免费看| 国产视频一区在线播放| 久久国产精品露脸对白| 日韩一区国产二区欧美三区| 亚洲线精品一区二区三区| 色综合久久天天综合网| 中文字幕中文字幕在线一区| 国产精品一区2区| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 精品成a人在线观看| 日韩福利视频网| 4438成人网| 日本午夜精品一区二区三区电影| 欧美日韩视频一区二区| 亚洲国产精品视频| 欧美乱妇一区二区三区不卡视频| 亚洲午夜三级在线| 欧美日韩一区久久| 亚洲mv在线观看| 欧美欧美午夜aⅴ在线观看| 丝袜脚交一区二区| 51久久夜色精品国产麻豆| 免费黄网站欧美| 亚洲精品一区二区三区四区高清| 韩国在线一区二区| 国产网站一区二区| 成人av集中营| 艳妇臀荡乳欲伦亚洲一区| 欧美性猛交xxxxxxxx| 日韩黄色免费电影| 精品少妇一区二区三区| 韩国成人在线视频| 国产精品毛片大码女人| 99re6这里只有精品视频在线观看| 亚洲精品乱码久久久久久久久| 欧美三级三级三级| 久久成人精品无人区| 久久久精品免费观看| 波多野结衣中文字幕一区二区三区| 中文字幕一区二区三区在线播放 | fc2成人免费人成在线观看播放| 亚洲男人电影天堂| 欧美高清hd18日本| 国产精品乡下勾搭老头1| 中文字幕在线免费不卡| 欧美午夜精品一区二区蜜桃| 日本欧美一区二区三区乱码| 2021国产精品久久精品| 成人白浆超碰人人人人| 亚洲一区二区三区视频在线播放 | 秋霞电影网一区二区| 久久久天堂av| 一本久久精品一区二区| 青草av.久久免费一区| 久久精品人人做| 欧美亚洲综合在线| 久久99国产精品久久99| 国产精品视频一二三| 欧美无砖砖区免费| 国产一区二区电影| 亚洲最大的成人av| wwwwww.欧美系列| 色视频一区二区| 国内精品伊人久久久久av影院| 日韩毛片在线免费观看| 91精品欧美综合在线观看最新 | 欧美蜜桃一区二区三区| 国内精品视频666| 亚洲国产综合91精品麻豆| 欧美videos大乳护士334| 91日韩在线专区| 久久91精品久久久久久秒播| 中文字幕一区二区三区蜜月| 4438亚洲最大| 91热门视频在线观看| 激情六月婷婷综合| 亚洲bt欧美bt精品777| 国产女同互慰高潮91漫画| 欧美日韩一区二区三区四区 | 欧美亚洲国产一区二区三区va | 在线观看91精品国产麻豆| 国产精品一区二区三区99| 亚洲国产精品天堂| 一色屋精品亚洲香蕉网站| 欧美成人a视频| 欧美日韩视频专区在线播放| www.久久久久久久久| 老色鬼精品视频在线观看播放| 亚洲卡通动漫在线| 国产色爱av资源综合区| 7777精品久久久大香线蕉| 91蜜桃在线免费视频| 国产精品91xxx| 久久99热国产| 三级亚洲高清视频| 亚洲激情中文1区| 国产精品国产三级国产aⅴ入口| 欧美一级理论片| 欧美日韩在线免费视频| 91视频国产资源| 97se亚洲国产综合在线| 国产酒店精品激情| 精品在线一区二区三区| 日日夜夜精品视频天天综合网| 亚洲色图视频网站| 国产精品免费视频一区| 国产婷婷色一区二区三区| 久久色在线观看| 久久久综合九色合综国产精品| 欧美电影精品一区二区| 欧美一级久久久久久久大片| 欧美日韩亚洲综合一区二区三区| 在线精品观看国产| 在线观看三级视频欧美| 在线视频一区二区三区|