亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? prev_cmp_clock.map.qmsg

?? 用Verilog HDL 實現時鐘(時和分)
?? QMSG
?? 第 1 頁 / 共 2 頁
字號:
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "segdat_reg\[1\] clock.v(36) " "Info (10041): Inferred latch for \"segdat_reg\[1\]\" at clock.v(36)" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "segdat_reg\[2\] clock.v(36) " "Info (10041): Inferred latch for \"segdat_reg\[2\]\" at clock.v(36)" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "segdat_reg\[3\] clock.v(36) " "Info (10041): Inferred latch for \"segdat_reg\[3\]\" at clock.v(36)" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "segdat_reg\[4\] clock.v(36) " "Info (10041): Inferred latch for \"segdat_reg\[4\]\" at clock.v(36)" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "segdat_reg\[5\] clock.v(36) " "Info (10041): Inferred latch for \"segdat_reg\[5\]\" at clock.v(36)" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "segdat_reg\[6\] clock.v(36) " "Info (10041): Inferred latch for \"segdat_reg\[6\]\" at clock.v(36)" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "segdat_reg\[7\] clock.v(36) " "Info (10041): Inferred latch for \"segdat_reg\[7\]\" at clock.v(36)" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 0 0 } }  } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0}
{ "Info" "ICDB_SGATE_CDB_INFO_USING_PWRUP_DC" "fm~reg0 High " "Info: Power-up level of register \"fm~reg0\" is not specified -- using power-up level of High to minimize register" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 5 -1 0 } }  } 0 0 "Power-up level of register \"%1!s!\" is not specified -- using power-up level of %2!s! to minimize register" 0 0 "" 0}
{ "Warning" "WCDB_SGATE_CDB_WARN_TRIVIAL_REG" "fm~reg0 data_in VCC " "Warning (14130): Reduced register \"fm~reg0\" with stuck data_in port to stuck value VCC" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 5 -1 0 } }  } 0 14130 "Reduced register \"%1!s!\" with stuck %2!s! port to stuck value %3!s!" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "segdat_reg\[0\] " "Warning: Latch segdat_reg\[0\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA count\[11\] " "Warning: Ports D and ENA on the latch are fed by the same signal count\[11\]" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 15 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "segdat_reg\[1\] " "Warning: Latch segdat_reg\[1\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA min\[2\] " "Warning: Ports D and ENA on the latch are fed by the same signal min\[2\]" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 78 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "segdat_reg\[2\] " "Warning: Latch segdat_reg\[2\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA count\[11\] " "Warning: Ports D and ENA on the latch are fed by the same signal count\[11\]" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 15 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "segdat_reg\[3\] " "Warning: Latch segdat_reg\[3\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA count\[11\] " "Warning: Ports D and ENA on the latch are fed by the same signal count\[11\]" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 15 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "segdat_reg\[4\] " "Warning: Latch segdat_reg\[4\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA count\[11\] " "Warning: Ports D and ENA on the latch are fed by the same signal count\[11\]" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 15 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "segdat_reg\[5\] " "Warning: Latch segdat_reg\[5\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA count\[11\] " "Warning: Ports D and ENA on the latch are fed by the same signal count\[11\]" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 15 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_UNSAFE_LATCH_HDR" "segdat_reg\[6\] " "Warning: Latch segdat_reg\[6\] has unsafe behavior" { { "Warning" "WOPT_MLS_UNSAFE_LATCH_SUB" "D ENA count\[11\] " "Warning: Ports D and ENA on the latch are fed by the same signal count\[11\]" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 15 -1 0 } }  } 0 0 "Ports %1!s! and %2!s! on the latch are fed by the same signal %3!s!" 0 0 "" 0}  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 36 -1 0 } }  } 0 0 "Latch %1!s! has unsafe behavior" 0 0 "" 0}
{ "Warning" "WOPT_MLS_STUCK_PIN_HDR" "" "Warning: Output pins are stuck at VCC or GND" { { "Warning" "WOPT_MLS_STUCK_PIN" "segdat\[7\] GND " "Warning (13410): Pin \"segdat\[7\]\" stuck at GND" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 3 -1 0 } }  } 0 13410 "Pin \"%1!s!\" stuck at %2!s!" 0 0 "" 0} { "Warning" "WOPT_MLS_STUCK_PIN" "fm VCC " "Warning (13410): Pin \"fm\" stuck at VCC" {  } { { "clock.v" "" { Text "F:/yam/study/CPLD FPGA/CPLD/Verilong HDL/Text/Quartus II/clock/clock.v" 5 -1 0 } }  } 0 13410 "Pin \"%1!s!\" stuck at %2!s!" 0 0 "" 0}  } {  } 0 0 "Output pins are stuck at VCC or GND" 0 0 "" 0}
{ "Info" "ICUT_CUT_TM_SUMMARY" "117 " "Info: Implemented 117 device resources after synthesis - the final resource count might be different" { { "Info" "ICUT_CUT_TM_IPINS" "1 " "Info: Implemented 1 input pins" {  } {  } 0 0 "Implemented %1!d! input pins" 0 0 "" 0} { "Info" "ICUT_CUT_TM_OPINS" "15 " "Info: Implemented 15 output pins" {  } {  } 0 0 "Implemented %1!d! output pins" 0 0 "" 0} { "Info" "ICUT_CUT_TM_LCELLS" "101 " "Info: Implemented 101 logic cells" {  } {  } 0 0 "Implemented %1!d! logic cells" 0 0 "" 0}  } {  } 0 0 "Implemented %1!d! device resources after synthesis - the final resource count might be different" 0 0 "" 0}
{ "Info" "IQEXE_ERROR_COUNT" "Analysis & Synthesis 0 s 32 s Quartus II " "Info: Quartus II Analysis & Synthesis was successful. 0 errors, 32 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "142 " "Info: Allocated 142 megabytes of memory during processing" {  } {  } 0 0 "Allocated %1!s! megabytes of memory during processing" 0 0 "" 0} { "Info" "IQEXE_END_BANNER_TIME" "Tue Jan 20 14:08:00 2009 " "Info: Processing ended: Tue Jan 20 14:08:00 2009" {  } {  } 0 0 "Processing ended: %1!s!" 0 0 "" 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:15 " "Info: Elapsed time: 00:00:15" {  } {  } 0 0 "Elapsed time: %1!s!" 0 0 "" 0}  } {  } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本在线不卡视频| 91精品国产综合久久精品麻豆| 精品成人佐山爱一区二区| 日韩av电影天堂| 日韩欧美中文字幕精品| 日韩vs国产vs欧美| 日韩一区二区三区av| 精品综合免费视频观看| 久久久久久亚洲综合影院红桃 | 国产精品伊人色| 日韩精品专区在线影院观看| 国产永久精品大片wwwapp| 国产精品天美传媒| 色噜噜狠狠色综合欧洲selulu | 成人欧美一区二区三区小说| 色香蕉久久蜜桃| 日韩中文字幕亚洲一区二区va在线| 欧美性做爰猛烈叫床潮| 日本特黄久久久高潮| 精品国精品国产| 成人免费三级在线| 亚洲一区欧美一区| 日韩午夜激情电影| 大陆成人av片| 午夜不卡av免费| 久久久久久麻豆| 91免费精品国自产拍在线不卡| 丝袜诱惑亚洲看片| 国产欧美一区视频| 欧美三区免费完整视频在线观看| 麻豆精品蜜桃视频网站| 国产精品人人做人人爽人人添| 色综合夜色一区| 肉丝袜脚交视频一区二区| 国产成人精品亚洲777人妖| 亚洲欧美日韩小说| 欧美酷刑日本凌虐凌虐| 久久99精品国产麻豆婷婷洗澡| 精品剧情在线观看| 国产不卡视频在线播放| 成人欧美一区二区三区在线播放| 在线国产电影不卡| 久久99精品视频| 中文字幕亚洲精品在线观看| 欧美怡红院视频| 亚洲美女淫视频| 日韩一级在线观看| 成人精品免费看| 亚洲欧美日韩中文字幕一区二区三区 | 99久久精品国产导航| 亚洲一区二区中文在线| 欧美刺激午夜性久久久久久久| 国产精品正在播放| 一区二区三区日韩精品| 日韩欧美一区二区不卡| 高清国产一区二区三区| 夜夜夜精品看看| 精品国产亚洲在线| 成人免费观看av| 五月婷婷综合激情| 国产欧美精品区一区二区三区| 色天使色偷偷av一区二区| 久久国产三级精品| 亚洲日本成人在线观看| 欧美一区二区女人| 97se亚洲国产综合自在线| 美国精品在线观看| 亚洲激情自拍视频| 国产欧美综合在线| 日韩三级视频中文字幕| 日本丰满少妇一区二区三区| 国产中文字幕一区| 亚洲国产精品视频| 国产精品私房写真福利视频| 欧美色手机在线观看| 国产精品乡下勾搭老头1| 亚洲色图视频网站| 久久久午夜精品| 欧美视频一区二区在线观看| 国产美女娇喘av呻吟久久| 国产精品毛片无遮挡高清| 日韩欧美国产一区二区三区| 色综合中文字幕国产 | 国产成人精品免费| 蜜臀a∨国产成人精品| 亚洲图片欧美视频| 国产午夜精品一区二区| 制服丝袜av成人在线看| 色综合av在线| 99久久综合99久久综合网站| 久久精品国产精品青草| 日韩电影免费在线| 亚洲成人精品在线观看| 亚洲一区二区在线播放相泽 | 久久九九影视网| 26uuu亚洲| 精品99久久久久久| 精品嫩草影院久久| 欧美成人bangbros| 精品欧美一区二区在线观看 | 在线观看免费一区| 欧美亚洲高清一区二区三区不卡| 成a人片国产精品| 国产成人啪午夜精品网站男同| 狠狠色丁香婷婷综合| 老司机免费视频一区二区| 另类综合日韩欧美亚洲| 极品少妇xxxx精品少妇| 激情文学综合网| 国产成人精品三级| 成人国产亚洲欧美成人综合网| 成人理论电影网| 91丨porny丨国产入口| 97久久人人超碰| 国产白丝网站精品污在线入口| 波多野结衣中文字幕一区二区三区| 国产成人在线免费| 99精品视频在线播放观看| 色拍拍在线精品视频8848| 一本一道久久a久久精品综合蜜臀| 91麻豆精品一区二区三区| 91官网在线免费观看| av亚洲精华国产精华精华| 92精品国产成人观看免费| 欧美无砖专区一中文字| 91精品国产综合久久久久| 欧美精品一区二区三区视频 | 成人动漫av在线| 在线免费精品视频| 在线观看91av| 2017欧美狠狠色| 国产精品久久久久影院老司 | 亚洲欧洲成人自拍| 亚洲超丰满肉感bbw| 美女在线观看视频一区二区| 国产成人在线看| 在线免费观看日韩欧美| 日韩精品最新网址| 国产精品动漫网站| 亚洲美女屁股眼交| 亚洲欧美欧美一区二区三区| 美腿丝袜亚洲综合| av成人免费在线观看| 欧美视频一区在线观看| 欧美精品一区二区三区很污很色的| 国产精品午夜春色av| 五月天一区二区三区| 国产高清视频一区| 欧美日韩一区二区在线观看视频| 欧美精品一区二区三区在线| 亚洲激情自拍偷拍| 国产一区二区电影| 不卡的电视剧免费网站有什么| 欧美日韩一二三区| 亚洲一区二区三区四区中文字幕| 久久99精品久久久久久动态图| 国产在线视频一区二区三区| 成人高清伦理免费影院在线观看| 欧美精品粉嫩高潮一区二区| 欧美高清在线一区| 老司机精品视频一区二区三区| av不卡在线观看| 日韩欧美高清一区| 亚洲一区二区三区在线看 | 亚洲高清免费观看高清完整版在线观看| 免费成人av在线播放| 色综合久久久网| 国产日韩av一区| 亚洲国产一区二区三区青草影视| 不卡影院免费观看| 久久美女艺术照精彩视频福利播放| 一区二区三区免费| 国产.欧美.日韩| 精品剧情v国产在线观看在线| 亚洲在线观看免费| 99久久精品一区| 国产日韩欧美精品综合| 久久精品国产**网站演员| 欧美日韩卡一卡二| 中文字幕一区三区| 国产一区二区三区在线观看免费 | 国产日韩av一区| 麻豆精品久久久| 欧美一卡二卡在线| 午夜视频一区二区| 色婷婷一区二区三区四区| 国产精品大尺度| av男人天堂一区| 一区精品在线播放| 成人av动漫在线| 综合久久综合久久| 92精品国产成人观看免费| 国产精品久久久久久久岛一牛影视 | 国产高清在线精品| 欧美一区二区三区四区五区| 婷婷国产v国产偷v亚洲高清| 欧美网站一区二区| 午夜电影一区二区| 666欧美在线视频| 亚洲综合免费观看高清完整版在线|