亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? divclk2proj.mpf

?? SOPC Builder創建的CPU
?? MPF
?? 第 1 頁 / 共 2 頁
字號:
; Copyright 2006 Mentor Graphics Corporation
;
; All Rights Reserved.
;
; THIS WORK CONTAINS TRADE SECRET AND PROPRIETARY INFORMATION WHICH IS THE PROPERTY OF 
; MENTOR GRAPHICS CORPORATION OR ITS LICENSORS AND IS SUBJECT TO LICENSE TERMS.
;   

[Library]
std = $MODEL_TECH/../std
ieee = $MODEL_TECH/../ieee
verilog = $MODEL_TECH/../verilog
vital2000 = $MODEL_TECH/../vital2000
std_developerskit = $MODEL_TECH/../std_developerskit
synopsys = $MODEL_TECH/../synopsys
modelsim_lib = $MODEL_TECH/../modelsim_lib
sv_std = $MODEL_TECH/../sv_std
;vhdl_psl_checkers = $MODEL_TECH/../vhdl_psl_checkers       // Source files only for this release
;verilog_psl_checkers = $MODEL_TECH/../verilog_psl_checkers // Source files only for this release

work = work
[vcom]
; VHDL93 variable selects language version as the default. 
; Default is VHDL-2002.
; Value of 0 or 1987 for VHDL-1987.
; Value of 1 or 1993 for VHDL-1993.
; Default or value of 2 or 2002 for VHDL-2002.
VHDL93 = 2002

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; The .ini file has Explicit enabled so that std_logic_signed/unsigned
; will match the behavior of synthesis tools.
Explicit = 1

; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = 0

; Turn off PSL assertion warning messages. Default is to show warnings.
; Show_PslChecksWarnings = 0

; Enable parsing of embedded PSL assertions. Default is enabled.
; EmbeddedPsl = 0

; Keep silent about case statement static warnings.
; Default is to give a warning.
; NoCaseStaticError = 1

; Keep silent about warnings caused by aggregates that are not locally static.
; Default is to give a warning.
; NoOthersStaticError = 1

; Treat as errors:
;   case statement static warnings
;   warnings caused by aggregates that are not locally static
; Overrides NoCaseStaticError, NoOthersStaticError settings.
; PedanticErrors = 1

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;    -- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.
; RequireConfigForAllDefaultBinding = 1

; Perform default binding at compile time.
; Default is to do default binding at load time.
; BindAtCompile=1;

; Inhibit range checking on subscripts of arrays. Range checking on
; scalars defined with subtypes is inhibited by default.
; NoIndexCheck = 1

; Inhibit range checks on all (implicit and explicit) assignments to
; scalar objects defined with subtypes.
; NoRangeCheck = 1

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VcomZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VcomZeroInOptions = ""

; Turn off code coverage in VHDL subprograms. Default is on.
; CoverageNoSub = 0

; Automatically exclude VHDL case statement default branches. 
; Default is to not exclude.
; CoverExcludeDefault = 1

; Turn on code coverage in VHDL generate blocks. Default is off.
; CoverGenerate = 1

; Use this directory for compiler temporary files instead of "work/_temp"
; CompilerTempDir = /tmp

[vlog]

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn on `protect compiler directive processing.
; Default is to ignore `protect directives.
; Protect = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn on bad option warning. Default is off.
; Show_BadOptionWarning = 1

; Revert back to IEEE 1364-1995 syntax, default is 0 (off).
vlog95compat = 0

; Turn off PSL warning messages. Default is to show warnings.
; Show_PslChecksWarnings = 0

; Enable parsing of embedded PSL assertions. Default is enabled.
; EmbeddedPsl = 0

; Set the threshold for automatically identifying sparse Verilog memories.
; A memory with depth equal to or more than the sparse memory threshold gets
; marked as sparse automatically, unless specified otherwise in source code.
; The default is 0 (i.e. no memory is automatically given sparse status)
; SparseMemThreshold = 1048576 

; Set the maximum number of iterations permitted for a generate loop.
; Restricting this permits the implementation to recognize infinite
; generate loops.
; GenerateLoopIterationMax = 100000

; Set the maximum depth permitted for a recursive generate instantiation.
; Restricting this permits the implementation to recognize infinite
; recursions.
; GenerateRecursionDepthMax = 200

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VlogZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VlogZeroInOptions = ""

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VoptZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VoptZeroInOptions = ""

; Set the option to treat all files specified in a vlog invocation as a
; single compilation unit. The default value is set to 0 which will treat
; each file as a separate compilation unit as specified in the P1800 draft standard.
; MultiFileCompilationUnit = 1

; Automatically exclude Verilog case statement default branches. 
; Default is to not exclude.
; CoverExcludeDefault = 1

; Turn on code coverage in VLOG generate blocks. Default is off.
; CoverGenerate = 1

[sccom]
; Enable use of SCV include files and library.  Default is off.
; UseScv = 1

; Add C++ compiler options to the sccom command line by using this variable.
; CppOptions = -g

; Use custom C++ compiler located at this path rather than the default path.
; The path should point directly at a compiler executable.
; CppPath = /usr/bin/g++

; Enable verbose messages from sccom.  Default is off.
; SccomVerbose = 1

; sccom logfile.  Default is no logfile.
; SccomLogfile = sccom.log

; Enable use of SC_MS include files and library.  Default is off.
; UseScMs = 1

[vsim]

; vopt flow
; Set to turn on automatic optimization of a design.
; Default is on
VoptFlow = 1

; vopt automatic SDF
; If automatic design optimization is on, enables automatic compilation
; of SDF files.
; Default is on, uncomment to turn off.
; VoptAutoSDFCompile = 0

; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
resolution = 1ns

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
; Should generally be set to default.
UserTimeUnit = default

; Default run length
RunLength = 100 ns

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Control PSL and Verilog Assume directives during simulation
; Set SimulateAssumeDirectives = 0 to disable assume being simulated as asserts
; Set SimulateAssumeDirectives = 1 to enable assume simulation as asserts
; SimulateAssumeDirectives = 1 

; Control the simulation of PSL and SVA
; These switches can be overridden by the vsim command line switches:
;    -psl, -nopsl, -sva, -nosva.
; Set SimulatePSL = 0 to disable PSL simulation
; Set SimulatePSL = 1 to enable PSL simulation (default)
; SimulatePSL = 1 
; Set SimulateSVA = 0 to disable SVA simulation
; Set SimulateSVA = 1 to enable concurrent SVA simulation (default)
; SimulateSVA = 1 

; Directives to license manager can be set either as single value or as
; space separated multi-values:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license is not available
; viewsim       Try for viewer license but accept simulator license(s) instead
;               of queuing for viewer license (PE ONLY)
; noviewer	Disable checkout of msimviewer and vsim-viewer license 
;		features (PE ONLY)
; noslvhdl	Disable checkout of qhsimvh and vsim license features
; noslvlog	Disable checkout of qhsimvl and vsimvlog license features
; nomix		Disable checkout of msimhdlmix and hdlmix license features
; nolnl		Disable checkout of msimhdlsim and hdlsim license features
; mixedonly	Disable checkout of qhsimvh,qhsimvl,vsim,vsimvlog license 
;		features
; lnlonly	Disable checkout of qhsimvh,qhsimvl,vsim,vsimvlog,msimhdlmix,
;		hdlmix license features
; Single value:
; License = plus
; Multi-value:
; License = noqueue plus

; Stop the simulator after a VHDL/Verilog immediate assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; VHDL assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %i - Instance pathname with process
; %O - Process name
; %K - Kind of object path is to return: Instance, Signal, Process or Unknown
; %P - Instance or Region path without leaf process
; %F - File
; %L - Line number of assertion or, if assertion is in a subprogram, line
;      from which the call is made
; %% - Print '%' character
; If specific format for assertion level is defined, use its format.
; If specific format is not defined for assertion level:
; - and if failure occurs during elaboration, use AssertionFormatBreakLine;
; - and if assertion triggers a breakpoint (controlled by BreakOnAssertion
;   level), use AssertionFormatBreak;
; - otherwise, use AssertionFormat.
; AssertionFormatBreakLine = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F Line: %L\n"
; AssertionFormatBreak     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormat          = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatNote      = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatWarning   = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatError     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFail      = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFatal     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"

; Assertion File - alternate file for storing VHDL/PSL/Verilog assertion messages
; AssertFile = assert.log


; Simulation Breakpoint messages
; This flag controls the display of function names when reporting the location
; where the simulator stops do to a breakpoint or fatal error.
; Example w/function name:  # Break in Process ctr at counter.vhd line 44
; Example wo/function name: # Break at counter.vhd line 44
ShowFunctions = 1


; Default radix for all windows and commands.
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history
; CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described
; in VHDL or Verilog format.
; For VHDL, PathSeparator = /
; For Verilog, PathSeparator = .
; Must not be the same character as DatasetSeparator.
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example: sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Specify a unique path separator for the Signal Spy set of functions. 
; The default will be to use the PathSeparator variable.
; Must not be the same character as DatasetSeparator.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲电影第三页| 懂色av中文一区二区三区| 色丁香久综合在线久综合在线观看| 欧美日韩色综合| 亚洲欧美日韩成人高清在线一区| 久久99精品久久久久久动态图 | 亚洲欧美色综合| 国产高清视频一区| 久久久91精品国产一区二区三区| 蜜臀a∨国产成人精品| 欧美日韩亚洲综合在线| 亚洲v日本v欧美v久久精品| 一本大道久久a久久精品综合| 国产精品三级av| 成人avav影音| 亚洲天堂中文字幕| 99国产精品一区| 国产精品国产a| 在线观看一区日韩| 日韩va欧美va亚洲va久久| 日韩欧美电影一区| 国模大尺度一区二区三区| www成人在线观看| 欧美在线一区二区| 日本一区中文字幕| 国产欧美精品国产国产专区| 国产精品资源在线观看| 一色屋精品亚洲香蕉网站| 欧美色综合网站| 开心九九激情九九欧美日韩精美视频电影| 欧美一区二区三区免费| 国产麻豆视频一区| 日韩理论电影院| 4hu四虎永久在线影院成人| 美女视频黄免费的久久| 亚洲少妇中出一区| 91精品国产免费| 色哟哟国产精品| 懂色av一区二区三区免费观看| 亚洲乱码一区二区三区在线观看| 欧美日韩国产天堂| 91玉足脚交白嫩脚丫在线播放| 久久99精品久久久久| 青青青伊人色综合久久| 91丨porny丨中文| 丝袜诱惑亚洲看片| 亚洲国产裸拍裸体视频在线观看乱了| 精品国内二区三区| 精品三级在线观看| 日韩午夜精品视频| 日韩免费视频线观看| 欧美日韩aaaaa| 91精品国产综合久久久久久| 欧美日韩国产大片| 欧美老女人在线| 日韩欧美综合一区| 日韩一区二区三区在线视频| 欧美一区二区三区小说| 日韩免费看的电影| 亚洲欧美韩国综合色| 亚洲美女区一区| 日韩欧美一区在线观看| 欧美午夜片在线观看| 国产精品99久久久久| 国产二区国产一区在线观看| 成人精品国产一区二区4080| 91精彩视频在线| 日韩精品中文字幕一区二区三区| 欧美日韩第一区日日骚| 欧美一区二区成人| 精品少妇一区二区三区在线播放 | 2020日本不卡一区二区视频| 精品国产三级电影在线观看| 久久久久久一级片| 亚洲成av人片www| 国产精品88888| 欧美视频中文一区二区三区在线观看| 欧美高清精品3d| 国产精品三级电影| 全国精品久久少妇| 成人免费精品视频| 2020国产精品自拍| 亚洲图片欧美综合| 国产精品一线二线三线精华| 91久久免费观看| 日韩欧美中文字幕公布| 亚洲三级电影全部在线观看高清| 日韩电影免费一区| 国产成人av电影在线观看| 欧美性欧美巨大黑白大战| 亚洲视频免费看| 成人一区二区三区中文字幕| 欧美日韩精品是欧美日韩精品| 国产日韩欧美亚洲| 青青草97国产精品免费观看| 欧美日韩国产另类一区| 亚洲主播在线观看| 欧美日韩日日夜夜| 天堂在线一区二区| 欧美亚洲精品一区| 国产精品乱人伦| av午夜一区麻豆| 亚洲视频资源在线| 91麻豆精东视频| 亚洲高清三级视频| 日韩视频一区二区三区在线播放| 视频在线观看91| 欧美一区二区在线免费播放| 日韩 欧美一区二区三区| 欧美不卡123| 91色综合久久久久婷婷| 亚洲欧美区自拍先锋| 色天天综合色天天久久| 亚洲九九爱视频| 欧美日本在线播放| 日韩av电影天堂| 久久综合资源网| 色综合久久中文字幕| 午夜精品免费在线观看| 91精品国产麻豆| 国产乱人伦偷精品视频免下载| 国产精品全国免费观看高清| 91在线播放网址| 麻豆精品一区二区三区| 亚洲精品视频在线看| 亚洲精品一区二区精华| 91久久精品国产91性色tv| 久久丁香综合五月国产三级网站| 国产喷白浆一区二区三区| 欧美日韩一区二区三区高清 | 日韩欧美区一区二| 91老师片黄在线观看| 亚洲成人三级小说| 国产亚洲欧洲一区高清在线观看| 99久久777色| 国产一区二三区| 亚洲蜜臀av乱码久久精品蜜桃| 欧美日韩国产首页在线观看| 黄网站免费久久| 黑人精品欧美一区二区蜜桃| 亚洲成人一二三| 一区二区三区色| 中文字幕日本不卡| 国产调教视频一区| 亚洲国产高清不卡| 国产欧美精品区一区二区三区| 91精品国产综合久久小美女| 91福利精品视频| 一本大道久久a久久精品综合| 成人sese在线| 色www精品视频在线观看| 色狠狠一区二区三区香蕉| 精品一区二区三区久久| 美女性感视频久久| 国内偷窥港台综合视频在线播放| 久久精品国产一区二区三区免费看| 琪琪久久久久日韩精品| 久久精品国产精品青草| 免费成人小视频| 蜜桃一区二区三区四区| 日韩av二区在线播放| 国产激情精品久久久第一区二区 | 国产精品18久久久久久久久| 成人在线综合网| 欧美日韩一区二区三区高清| 51精品久久久久久久蜜臀| 日韩欧美的一区二区| 亚洲色欲色欲www在线观看| 亚洲精品欧美激情| 免费观看成人av| 色视频成人在线观看免| 91精品在线观看入口| 国产亚洲制服色| 亚洲1区2区3区视频| 免费日本视频一区| av色综合久久天堂av综合| 欧美福利电影网| 亚洲欧美色一区| 国产精品91xxx| 51精品秘密在线观看| 最新成人av在线| 丁香婷婷综合五月| 精品美女一区二区| 亚洲高清在线精品| 91一区二区在线| 欧美国产综合色视频| 调教+趴+乳夹+国产+精品| 99久久亚洲一区二区三区青草| 欧美一区二区视频观看视频| 中文字幕的久久| 美脚の诱脚舐め脚责91 | 99久久99久久免费精品蜜臀| 日韩丝袜美女视频| 免费在线观看日韩欧美| 在线播放国产精品二区一二区四区| 一区二区三区蜜桃网| 色哟哟国产精品免费观看| 一区二区三区中文免费| 91在线国产福利| 亚洲最大色网站|