亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? divclk2proj.mpf

?? SOPC Builder創建的CPU
?? MPF
?? 第 1 頁 / 共 2 頁
字號:
; Copyright 2006 Mentor Graphics Corporation
;
; All Rights Reserved.
;
; THIS WORK CONTAINS TRADE SECRET AND PROPRIETARY INFORMATION WHICH IS THE PROPERTY OF 
; MENTOR GRAPHICS CORPORATION OR ITS LICENSORS AND IS SUBJECT TO LICENSE TERMS.
;   

[Library]
std = $MODEL_TECH/../std
ieee = $MODEL_TECH/../ieee
verilog = $MODEL_TECH/../verilog
vital2000 = $MODEL_TECH/../vital2000
std_developerskit = $MODEL_TECH/../std_developerskit
synopsys = $MODEL_TECH/../synopsys
modelsim_lib = $MODEL_TECH/../modelsim_lib
sv_std = $MODEL_TECH/../sv_std
;vhdl_psl_checkers = $MODEL_TECH/../vhdl_psl_checkers       // Source files only for this release
;verilog_psl_checkers = $MODEL_TECH/../verilog_psl_checkers // Source files only for this release

work = work
[vcom]
; VHDL93 variable selects language version as the default. 
; Default is VHDL-2002.
; Value of 0 or 1987 for VHDL-1987.
; Value of 1 or 1993 for VHDL-1993.
; Default or value of 2 or 2002 for VHDL-2002.
VHDL93 = 2002

; Show source line containing error. Default is off.
; Show_source = 1

; Turn off unbound-component warnings. Default is on.
; Show_Warning1 = 0

; Turn off process-without-a-wait-statement warnings. Default is on.
; Show_Warning2 = 0

; Turn off null-range warnings. Default is on.
; Show_Warning3 = 0

; Turn off no-space-in-time-literal warnings. Default is on.
; Show_Warning4 = 0

; Turn off multiple-drivers-on-unresolved-signal warnings. Default is on.
; Show_Warning5 = 0

; Turn off optimization for IEEE std_logic_1164 package. Default is on.
; Optimize_1164 = 0

; Turn on resolving of ambiguous function overloading in favor of the
; "explicit" function declaration (not the one automatically created by
; the compiler for each type declaration). Default is off.
; The .ini file has Explicit enabled so that std_logic_signed/unsigned
; will match the behavior of synthesis tools.
Explicit = 1

; Turn off acceleration of the VITAL packages. Default is to accelerate.
; NoVital = 1

; Turn off VITAL compliance checking. Default is checking on.
; NoVitalCheck = 1

; Ignore VITAL compliance checking errors. Default is to not ignore.
; IgnoreVitalErrors = 1

; Turn off VITAL compliance checking warnings. Default is to show warnings.
; Show_VitalChecksWarnings = 0

; Turn off PSL assertion warning messages. Default is to show warnings.
; Show_PslChecksWarnings = 0

; Enable parsing of embedded PSL assertions. Default is enabled.
; EmbeddedPsl = 0

; Keep silent about case statement static warnings.
; Default is to give a warning.
; NoCaseStaticError = 1

; Keep silent about warnings caused by aggregates that are not locally static.
; Default is to give a warning.
; NoOthersStaticError = 1

; Treat as errors:
;   case statement static warnings
;   warnings caused by aggregates that are not locally static
; Overrides NoCaseStaticError, NoOthersStaticError settings.
; PedanticErrors = 1

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on some limited synthesis rule compliance checking. Checks only:
;    -- signals used (read) by a process must be in the sensitivity list
; CheckSynthesis = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Require the user to specify a configuration for all bindings,
; and do not generate a compile time default binding for the
; component. This will result in an elaboration error of
; 'component not bound' if the user fails to do so. Avoids the rare
; issue of a false dependency upon the unused default binding.
; RequireConfigForAllDefaultBinding = 1

; Perform default binding at compile time.
; Default is to do default binding at load time.
; BindAtCompile=1;

; Inhibit range checking on subscripts of arrays. Range checking on
; scalars defined with subtypes is inhibited by default.
; NoIndexCheck = 1

; Inhibit range checks on all (implicit and explicit) assignments to
; scalar objects defined with subtypes.
; NoRangeCheck = 1

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VcomZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VcomZeroInOptions = ""

; Turn off code coverage in VHDL subprograms. Default is on.
; CoverageNoSub = 0

; Automatically exclude VHDL case statement default branches. 
; Default is to not exclude.
; CoverExcludeDefault = 1

; Turn on code coverage in VHDL generate blocks. Default is off.
; CoverGenerate = 1

; Use this directory for compiler temporary files instead of "work/_temp"
; CompilerTempDir = /tmp

[vlog]

; Turn off inclusion of debugging info within design units.
; Default is to include debugging info.
; NoDebug = 1

; Turn on `protect compiler directive processing.
; Default is to ignore `protect directives.
; Protect = 1

; Turn off "Loading..." messages. Default is messages on.
; Quiet = 1

; Turn on Verilog hazard checking (order-dependent accessing of global vars).
; Default is off.
; Hazard = 1

; Turn on converting regular Verilog identifiers to uppercase. Allows case
; insensitivity for module names. Default is no conversion.
; UpCase = 1

; Activate optimizations on expressions that do not involve signals,
; waits, or function/procedure/task invocations. Default is off.
; ScalarOpts = 1

; Turns on lint-style checking.
; Show_Lint = 1

; Show source line containing error. Default is off.
; Show_source = 1

; Turn on bad option warning. Default is off.
; Show_BadOptionWarning = 1

; Revert back to IEEE 1364-1995 syntax, default is 0 (off).
vlog95compat = 0

; Turn off PSL warning messages. Default is to show warnings.
; Show_PslChecksWarnings = 0

; Enable parsing of embedded PSL assertions. Default is enabled.
; EmbeddedPsl = 0

; Set the threshold for automatically identifying sparse Verilog memories.
; A memory with depth equal to or more than the sparse memory threshold gets
; marked as sparse automatically, unless specified otherwise in source code.
; The default is 0 (i.e. no memory is automatically given sparse status)
; SparseMemThreshold = 1048576 

; Set the maximum number of iterations permitted for a generate loop.
; Restricting this permits the implementation to recognize infinite
; generate loops.
; GenerateLoopIterationMax = 100000

; Set the maximum depth permitted for a recursive generate instantiation.
; Restricting this permits the implementation to recognize infinite
; recursions.
; GenerateRecursionDepthMax = 200

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VlogZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VlogZeroInOptions = ""

; Run the 0in tools from within the simulator. 
; Default value set to 0. Please set it to 1 to invoke 0in.
; VoptZeroIn = 1

; Set the options to be passed to the 0in tools.
; Default value set to "". Please set it to appropriate options needed.
; VoptZeroInOptions = ""

; Set the option to treat all files specified in a vlog invocation as a
; single compilation unit. The default value is set to 0 which will treat
; each file as a separate compilation unit as specified in the P1800 draft standard.
; MultiFileCompilationUnit = 1

; Automatically exclude Verilog case statement default branches. 
; Default is to not exclude.
; CoverExcludeDefault = 1

; Turn on code coverage in VLOG generate blocks. Default is off.
; CoverGenerate = 1

[sccom]
; Enable use of SCV include files and library.  Default is off.
; UseScv = 1

; Add C++ compiler options to the sccom command line by using this variable.
; CppOptions = -g

; Use custom C++ compiler located at this path rather than the default path.
; The path should point directly at a compiler executable.
; CppPath = /usr/bin/g++

; Enable verbose messages from sccom.  Default is off.
; SccomVerbose = 1

; sccom logfile.  Default is no logfile.
; SccomLogfile = sccom.log

; Enable use of SC_MS include files and library.  Default is off.
; UseScMs = 1

[vsim]

; vopt flow
; Set to turn on automatic optimization of a design.
; Default is on
VoptFlow = 1

; vopt automatic SDF
; If automatic design optimization is on, enables automatic compilation
; of SDF files.
; Default is on, uncomment to turn off.
; VoptAutoSDFCompile = 0

; Simulator resolution
; Set to fs, ps, ns, us, ms, or sec with optional prefix of 1, 10, or 100.
resolution = 1ns

; User time unit for run commands
; Set to default, fs, ps, ns, us, ms, or sec. The default is to use the
; unit specified for Resolution. For example, if Resolution is 100ps,
; then UserTimeUnit defaults to ps.
; Should generally be set to default.
UserTimeUnit = default

; Default run length
RunLength = 100 ns

; Maximum iterations that can be run without advancing simulation time
IterationLimit = 5000

; Control PSL and Verilog Assume directives during simulation
; Set SimulateAssumeDirectives = 0 to disable assume being simulated as asserts
; Set SimulateAssumeDirectives = 1 to enable assume simulation as asserts
; SimulateAssumeDirectives = 1 

; Control the simulation of PSL and SVA
; These switches can be overridden by the vsim command line switches:
;    -psl, -nopsl, -sva, -nosva.
; Set SimulatePSL = 0 to disable PSL simulation
; Set SimulatePSL = 1 to enable PSL simulation (default)
; SimulatePSL = 1 
; Set SimulateSVA = 0 to disable SVA simulation
; Set SimulateSVA = 1 to enable concurrent SVA simulation (default)
; SimulateSVA = 1 

; Directives to license manager can be set either as single value or as
; space separated multi-values:
; vhdl          Immediately reserve a VHDL license
; vlog          Immediately reserve a Verilog license
; plus          Immediately reserve a VHDL and Verilog license
; nomgc         Do not look for Mentor Graphics Licenses
; nomti         Do not look for Model Technology Licenses
; noqueue       Do not wait in the license queue when a license is not available
; viewsim       Try for viewer license but accept simulator license(s) instead
;               of queuing for viewer license (PE ONLY)
; noviewer	Disable checkout of msimviewer and vsim-viewer license 
;		features (PE ONLY)
; noslvhdl	Disable checkout of qhsimvh and vsim license features
; noslvlog	Disable checkout of qhsimvl and vsimvlog license features
; nomix		Disable checkout of msimhdlmix and hdlmix license features
; nolnl		Disable checkout of msimhdlsim and hdlsim license features
; mixedonly	Disable checkout of qhsimvh,qhsimvl,vsim,vsimvlog license 
;		features
; lnlonly	Disable checkout of qhsimvh,qhsimvl,vsim,vsimvlog,msimhdlmix,
;		hdlmix license features
; Single value:
; License = plus
; Multi-value:
; License = noqueue plus

; Stop the simulator after a VHDL/Verilog immediate assertion message
; 0 = Note  1 = Warning  2 = Error  3 = Failure  4 = Fatal
BreakOnAssertion = 3

; VHDL assertion Message Format
; %S - Severity Level 
; %R - Report Message
; %T - Time of assertion
; %D - Delta
; %I - Instance or Region pathname (if available)
; %i - Instance pathname with process
; %O - Process name
; %K - Kind of object path is to return: Instance, Signal, Process or Unknown
; %P - Instance or Region path without leaf process
; %F - File
; %L - Line number of assertion or, if assertion is in a subprogram, line
;      from which the call is made
; %% - Print '%' character
; If specific format for assertion level is defined, use its format.
; If specific format is not defined for assertion level:
; - and if failure occurs during elaboration, use AssertionFormatBreakLine;
; - and if assertion triggers a breakpoint (controlled by BreakOnAssertion
;   level), use AssertionFormatBreak;
; - otherwise, use AssertionFormat.
; AssertionFormatBreakLine = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F Line: %L\n"
; AssertionFormatBreak     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormat          = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatNote      = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatWarning   = "** %S: %R\n   Time: %T  Iteration: %D%I\n"
; AssertionFormatError     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFail      = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"
; AssertionFormatFatal     = "** %S: %R\n   Time: %T  Iteration: %D  %K: %i File: %F\n"

; Assertion File - alternate file for storing VHDL/PSL/Verilog assertion messages
; AssertFile = assert.log


; Simulation Breakpoint messages
; This flag controls the display of function names when reporting the location
; where the simulator stops do to a breakpoint or fatal error.
; Example w/function name:  # Break in Process ctr at counter.vhd line 44
; Example wo/function name: # Break at counter.vhd line 44
ShowFunctions = 1


; Default radix for all windows and commands.
; Set to symbolic, ascii, binary, octal, decimal, hex, unsigned
DefaultRadix = symbolic

; VSIM Startup command
; Startup = do startup.do

; File for saving command transcript
TranscriptFile = transcript

; File for saving command history
; CommandHistory = cmdhist.log

; Specify whether paths in simulator commands should be described
; in VHDL or Verilog format.
; For VHDL, PathSeparator = /
; For Verilog, PathSeparator = .
; Must not be the same character as DatasetSeparator.
PathSeparator = /

; Specify the dataset separator for fully rooted contexts.
; The default is ':'. For example: sim:/top
; Must not be the same character as PathSeparator.
DatasetSeparator = :

; Specify a unique path separator for the Signal Spy set of functions. 
; The default will be to use the PathSeparator variable.
; Must not be the same character as DatasetSeparator.

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲影院理伦片| 亚洲精品日韩综合观看成人91| 日本vs亚洲vs韩国一区三区二区 | 国产剧情一区二区三区| 中文字幕中文乱码欧美一区二区| 在线观看一区二区视频| 国产精品一区免费在线观看| 亚洲成人综合在线| 亚洲国产精品成人综合 | 91麻豆精品91久久久久同性| 精品亚洲aⅴ乱码一区二区三区| 国产精品日产欧美久久久久| 欧美人伦禁忌dvd放荡欲情| 国产精品888| 日本成人中文字幕在线视频| 亚洲视频一区在线| 国产免费久久精品| 久久免费午夜影院| 精品盗摄一区二区三区| 欧美一区二区视频在线观看| 欧美影院一区二区| 色婷婷精品久久二区二区蜜臂av| 成人一区二区三区| 成人综合日日夜夜| 成人av网站大全| 91蝌蚪porny九色| 欧美日韩国产高清一区二区三区| 99久久精品免费精品国产| 国产99精品国产| 成人免费看片app下载| 国产成人小视频| 91网站最新网址| 在线观看一区二区视频| 欧美三级三级三级爽爽爽| 欧美电影影音先锋| 欧美一区二区三区在线电影| 欧美一区二区在线视频| 欧美成人猛片aaaaaaa| 精品国产sm最大网站免费看| 久久久久久麻豆| 亚洲免费资源在线播放| 午夜精品福利一区二区三区蜜桃| 日本欧美肥老太交大片| 国产一区二区导航在线播放| 狠狠网亚洲精品| 91在线一区二区三区| 在线免费观看视频一区| 色婷婷综合久色| 精品美女在线观看| 最新成人av在线| 婷婷成人激情在线网| 国产精品传媒入口麻豆| 成人av动漫网站| 丁香激情综合五月| 精品视频1区2区3区| 精品久久久久久综合日本欧美 | 国产三级精品在线| 亚洲高清免费视频| 波多野结衣91| 日韩你懂的电影在线观看| 亚洲精品老司机| 不卡av免费在线观看| 精品人伦一区二区色婷婷| 亚洲国产精品久久久男人的天堂| 国产成人在线免费| 精品日韩av一区二区| 麻豆高清免费国产一区| 欧美日韩在线观看一区二区| 国产欧美日本一区二区三区| 蜜桃视频一区二区三区在线观看| 在线观看日韩av先锋影音电影院| 国产精品久久久久永久免费观看 | 中日韩av电影| 久久爱www久久做| 欧美成人伊人久久综合网| 日韩不卡免费视频| 欧美电影一区二区三区| 日韩va亚洲va欧美va久久| 日韩一级欧美一级| 免费成人性网站| 欧美tk丨vk视频| 国产毛片精品国产一区二区三区| 日韩一区二区精品在线观看| 麻豆精品蜜桃视频网站| 日韩一二三区视频| 狂野欧美性猛交blacked| 91精品免费在线| 国产精品2024| 一区二区三区中文在线观看| 欧美色手机在线观看| 久草中文综合在线| 国产欧美精品在线观看| 欧美三级日韩在线| 国产精品自拍毛片| 亚洲一区二区视频在线| 精品国产制服丝袜高跟| eeuss影院一区二区三区| 亚洲一区自拍偷拍| 亚洲精品一区二区三区精华液 | 免费不卡在线视频| 国产精品美女久久久久久2018| 粉嫩绯色av一区二区在线观看 | 欧美性色综合网| 轻轻草成人在线| 五月天激情综合网| 2020国产精品自拍| 91老司机福利 在线| 色先锋资源久久综合| av激情综合网| 欧美系列一区二区| 欧美三级日本三级少妇99| 欧美日韩精品一区视频| 欧美三级视频在线观看| 欧美一区午夜精品| 欧美zozo另类异族| 久久精品一区二区三区不卡| 国产精品国产自产拍在线| 亚洲欧美在线视频观看| 亚洲夂夂婷婷色拍ww47| 亚洲国产精品精华液网站| 免费不卡在线观看| 国产成人av福利| 波多野结衣的一区二区三区| 欧美三级日本三级少妇99| 日韩三级伦理片妻子的秘密按摩| 国产视频一区二区在线| 国产精品天干天干在观线 | 免费看欧美女人艹b| 一区二区三区在线视频观看58| 欧美不卡在线视频| 久久嫩草精品久久久久| 亚洲激情中文1区| 亚洲最新视频在线观看| 国产一区二区三区视频在线播放| 91免费看片在线观看| 欧美大肚乱孕交hd孕妇| 中文字幕在线不卡一区| 韩国在线一区二区| 欧美精品色综合| 中文字幕日韩av资源站| 国内精品自线一区二区三区视频| 欧美视频在线播放| 国产精品毛片a∨一区二区三区| 日本视频中文字幕一区二区三区| jlzzjlzz欧美大全| 国产精品久久久久久久久图文区 | 国内精品久久久久影院薰衣草| 欧美色倩网站大全免费| 中文字幕一区在线观看| 国产成人综合精品三级| 日韩一级高清毛片| 青青草原综合久久大伊人精品 | 综合久久国产九一剧情麻豆| 国产一区日韩二区欧美三区| 欧美xxxx老人做受| 精品亚洲porn| 久久色成人在线| 久草这里只有精品视频| 久久综合狠狠综合久久激情| 精品一区二区免费视频| 日韩欧美你懂的| 韩国av一区二区三区四区| 欧美mv和日韩mv的网站| 精品一区二区三区欧美| 精品欧美乱码久久久久久1区2区| 国内一区二区在线| 中文字幕综合网| 欧美中文字幕不卡| 日韩电影在线一区| 精品欧美黑人一区二区三区| 国产 欧美在线| 一级日本不卡的影视| 欧美精品乱码久久久久久 | 国产精品免费网站在线观看| 91视频国产资源| 免费观看日韩av| 亚洲欧洲成人自拍| 欧美精品乱人伦久久久久久| 国产乱码精品一品二品| 亚洲精品日韩一| 精品处破学生在线二十三| 色又黄又爽网站www久久| 免费人成在线不卡| 最近日韩中文字幕| 26uuu精品一区二区三区四区在线| 成人教育av在线| 男女男精品网站| 亚洲专区一二三| 国产精品麻豆欧美日韩ww| 日韩女优电影在线观看| 欧美综合天天夜夜久久| 国内精品第一页| 婷婷成人激情在线网| 1区2区3区国产精品| 日韩精品一区二| 91精品国产色综合久久久蜜香臀| 成年人网站91| 国产高清成人在线| 久久爱www久久做| 免费在线观看视频一区|