?? gh_register.vhd
字號:
-----------------------------------------------------------------------------
-- Filename: gh_register.vhd
--
-- Description:
-- register with out clock enable
--
-- Copyright (c) 2005 by George Huber
-- an OpenCores.org Project
-- free to use, but see documentation for conditions
--
-- Revision History:
-- Revision Date Author Comment
-- -------- ---------- -------- -----------
-- 1.0 09/03/05 G Huber Initial revision
-- 2.0 09/17/05 h lefevre make version w/o CE
--
-----------------------------------------------------------------------------
LIBRARY ieee;
USE ieee.std_logic_1164.all;
ENTITY gh_register IS
GENERIC (size: INTEGER := 8);
PORT(
clk : IN STD_LOGIC;
rst : IN STD_LOGIC;
D : IN STD_LOGIC_VECTOR(size-1 DOWNTO 0);
Q : OUT STD_LOGIC_VECTOR(size-1 DOWNTO 0)
);
END gh_register;
ARCHITECTURE a OF gh_register IS
BEGIN
PROCESS (clk,rst)
BEGIN
if (rst = '1') then
Q <= (others =>'0');
elsif (rising_edge (clk)) then
Q <= D;
end if;
END PROCESS;
END a;
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -