亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Active-HDL

  • 基于FPGA的I2C總線模擬

    基于FPGA的I2C總線模擬,采用verilog HDL語言編寫。

    標簽: FPGA I2C 總線模擬

    上傳時間: 2013-09-03

    上傳用戶:rologne

  • 大型嵌入式設備FPGA程序

    大型嵌入式設備FPGA程序,verilog HDL語言,實現DLL和PCM碼流分流。

    標簽: FPGA 大型 嵌入式設備 程序

    上傳時間: 2013-09-06

    上傳用戶:gut1234567

  • 用cpld實現曼徹斯特編碼

    用cpld實現曼徹斯特編碼\r\n用verilog HDL進行曼徹斯特編碼,用于通信中

    標簽: cpld 曼徹斯特編碼

    上傳時間: 2013-09-07

    上傳用戶:786334970

  • VHDL,Verilog,System verilog比較

      本文簡單討論并總結了VHDL、Verilog,System verilog 這三中語言的各自特點和區別As the number of enhancements to variousHardware Description Languages (HDLs) hasincreased over the past year, so too has the complexityof determining which language is best fora particular design. Many designers and organizationsare contemplating whether they shouldswitch from one HDL to another.

    標簽: Verilog verilog System VHDL

    上傳時間: 2013-10-16

    上傳用戶:牛布牛

  • Allegro(cadence)_EDA工具手冊

    系統組成.......................................................................................................................................................... 31.1 庫 ...................................................................................................................................................... 31.2 原理圖輸入 ...................................................................................................................................... 31.3 設計轉換和修改管理 ....................................................................................................................... 31.4 物理設計與加工數據的生成 ........................................................................................................... 31.5 高速 PCB 規劃設計環境.................................................................................................................. 32 Cadence 設計流程........................................................................................................................................... 33 啟動項目管理器.............................................................................................................................................. 4第二章 Cadence 安裝................................................................................................ 6第三章 CADENCE 庫管理..................................................................................... 153.1 中興EDA 庫管理系統...................................................................................................................... 153.2 CADENCE 庫結構............................................................................................................................ 173.2.1 原理圖(Concept HDL)庫結構:........................................................................................ 173.2.2 PCB 庫結構:............................................................................................................................. 173.2.3 仿真庫結構: ............................................................................................................................. 18第四章 公司的 PCB 設計規范............................................................................... 19第五章常用技巧和常見問題處理......................................................................... 19

    標簽: Allegro cadence EDA

    上傳時間: 2013-10-31

    上傳用戶:ligi201200

  • verilog hdl 夏宇聞數字邏輯設計

    復雜數字邏輯系統的VerilogHDL 設計技術和方法

    標簽: verilog hdl 數字 邏輯設計

    上傳時間: 2014-12-23

    上傳用戶:niumeng16

  • 降低EMI和保持高效率D類放大器在便攜式產品中的應用

    Abstract: Class D amplifiers are typically very efficient, making them ideal candidates for portable applications that require longbattery life and low thermal dissipation. However, electromagnetic interference (EMI) is an issue that commonly accompanies theClass D switching topology. Active-emissions limiting reduces radiated emissions and enables "filterless" operation, allowingdesigners to create small, efficient portable applications with low EMI.

    標簽: EMI D類放大器 保持 便攜式產品

    上傳時間: 2013-11-23

    上傳用戶:哈哈hah

  • Active Filters

    Power conversion by virtue of its basic role produces harmonics due to theslicing of either voltages or currents. To a large extent the pollution in theutility supply and the deterioration of the power quality has been generatedor created by non-linear converters. It is therefore ironic that power convertersshould now be used to clean up the pollution that they helped to create inthe first place.In a utility system, it is desirable to prevent harmonic currents (which resultin EMI and resonance problems) and limit reactive power flows (whichresult in transmission losses).Traditionally, shunt passive filters, comprised of tuned LC elements andcapacitor banks, were used to filter the harmonics and to compensate forreactive current due to non-linear loads. However, in practical applicationsthese methods have many disadvantages.

    標簽: Filters Active

    上傳時間: 2013-11-05

    上傳用戶:AISINI005

  • 模擬cmos集成電路設計(design of analog

    模擬集成電路的設計與其說是一門技術,還不如說是一門藝術。它比數字集成電路設計需要更嚴格的分析和更豐富的直覺。嚴謹堅實的理論無疑是嚴格分析能力的基石,而設計者的實踐經驗無疑是誕生豐富直覺的源泉。這也正足初學者對學習模擬集成電路設計感到困惑并難以駕馭的根本原因。.美國加州大學洛杉機分校(UCLA)Razavi教授憑借著他在美國多所著名大學執教多年的豐富教學經驗和在世界知名頂級公司(AT&T,Bell Lab,HP)卓著的研究經歷為我們提供了這本優秀的教材。本書自2000午出版以來得到了國內外讀者的好評和青睞,被許多國際知名大學選為教科書。同時,由于原著者在世界知名頂級公司的豐富研究經歷,使本書也非常適合作為CMOS模擬集成電路設計或相關領域的研究人員和工程技術人員的參考書。... 本書介紹模擬CMOS集成電路的分析與設計。從直觀和嚴密的角度闡述了各種模擬電路的基本原理和概念,同時還闡述了在SOC中模擬電路設計遇到的新問題及電路技術的新發展。本書由淺入深,理論與實際結合,提供了大量現代工業中的設計實例。全書共18章。前10章介紹各種基本模塊和運放及其頻率響應和噪聲。第11章至第13章介紹帶隙基準、開關電容電路以及電路的非線性和失配的影響,第14、15章介紹振蕩器和鎖相環。第16章至18章介紹MOS器件的高階效應及其模型、CMOS制造工藝和混合信號電路的版圖與封裝。 1 Introduction to Analog Design 2 Basic MOS Device Physics 3 Single-Stage Amplifiers 4 Differential Amplifiers 5 Passive and Active Current Mirrors 6 Frequency Response of Amplifiers 7 Noise 8 Feedback 9 Operational Amplifiers 10 Stability and Frequency Compensation 11 Bandgap References 12 Introduction to Switched-Capacitor Circuits 13 Nonlinearity and Mismatch 14 Oscillators 15 Phase-Locked Loops 16 Short-Channel Effects and Device Models 17 CMOS Processing Technology 18 Layout and Packaging

    標簽: analog design cmos of

    上傳時間: 2014-12-23

    上傳用戶:杜瑩12345

  • Creating Safe State Machines(Mentor)

      Finite state machines are widely used in digital circuit designs. Generally, when designing a state machine using an HDL, the synthesis tools will optimize away all states that cannot be reached and generate a highly optimized circuit. Sometimes, however, the optimization is not acceptable. For example, if the circuit powers up in an invalid state, or the circuit is in an extreme working environment and a glitch sends it into an undesired state, the circuit may never get back to its normal operating condition.

    標簽: Creating Machines Mentor State

    上傳時間: 2013-10-08

    上傳用戶:wangzhen1990

主站蜘蛛池模板: 翁牛特旗| 海宁市| 东辽县| 开鲁县| 嘉峪关市| 鱼台县| 达州市| 河曲县| 嘉兴市| 宝清县| 郁南县| 齐河县| 云梦县| 宁陵县| 大悟县| 筠连县| 宁安市| 商水县| 无极县| 温宿县| 沙田区| 湖南省| 湖州市| 泸西县| 南阳市| 宣恩县| 商河县| 潼南县| 中方县| 赤水市| 百色市| 来宾市| 赣榆县| 菏泽市| 麻城市| 昌宁县| 临漳县| 崇仁县| 新丰县| 赞皇县| 漾濞|