亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

MAXII-PCI

  • PCI Arbitor by VHDL

    PCI Arbitor by VHDL

    標簽: Arbitor VHDL PCI by

    上傳時間: 2013-08-18

    上傳用戶:h886166

  • 基于FPGA的PCI接口源代碼及Testbenc

    基于FPGA的PCI接口源代碼及Testbenc

    標簽: Testbenc FPGA PCI 接口

    上傳時間: 2013-08-20

    上傳用戶:sun_pro12580

  • 基于 MAXII 的CPLD 對mobil dram 的讀寫操作

    基于 MAXII 的CPLD 對mobil dram 的讀寫操作,內(nèi)帶源碼和測試激勵文件

    標簽: MAXII mobil CPLD dram

    上傳時間: 2013-08-22

    上傳用戶:luopoguixiong

  • 基于 MAXII CPLD的對Compact_Flash的讀寫

    基于 MAXII CPLD的對Compact_Flash的讀寫,擦出操作,內(nèi)附測試激勵文件

    標簽: Compact_Flash MAXII CPLD 讀寫

    上傳時間: 2013-08-22

    上傳用戶:vodssv

  • 基于MAXII CPLD的對1602字符型液晶進行讀寫操作

    基于MAXII CPLD的對1602字符型液晶進行讀寫操作,其中使用了一個CFI的IP核

    標簽: MAXII CPLD 1602 字符型液晶

    上傳時間: 2013-08-23

    上傳用戶:yeling1919

  • 用vhdl編寫的pci源代碼。花了我2000多元錢買來的

    用vhdl編寫的pci源代碼。花了我2000多元錢買來的,編譯通過!

    標簽: vhdl 2000 pci 編寫

    上傳時間: 2013-08-29

    上傳用戶:brilliantchen

  • 利用高速FPGA實現(xiàn)PCI總線接口的設計方案

    PCI是一種高性能的局部總線規(guī)范,可實現(xiàn)各種功能標準的PCI總線卡。本文簡要介紹了PCI總線的特點、信號與命令,提出了一種利用高速FPGA實現(xiàn)PCI總線接口的設計方案。\r\n

    標簽: FPGA PCI 總線接口 設計方案

    上傳時間: 2013-08-30

    上傳用戶:brain kung

  • 基于FPGA的PCI總線接口的設計方案

    基于FPGA的PCI總線接口的設計方案\r\n~!

    標簽: FPGA PCI 總線接口 設計方案

    上傳時間: 2013-09-01

    上傳用戶:heart520beat

  • PCI ExpressTM Architecture

    PCI ExpressTM Architecture Add-in Card Compliance Checklist for the PCI Express Base 1.0a SpecificationThe PCI Special Interest Group disclaims all warranties and liability for the use of this document and the information contained herein and assumes no responsibility for any errors that may appear in this document, nor does the PCI Special Interest Group make a commitment to update the information contained herein.Contact the PCI Special Interest Group office to obtain the latest revision of this checklistQuestions regarding the ths document or membership in the PCI Special Interest Group may be forwarded tPCI Special Interest Group5440 SW Westgate Drive #217Portland, OR 97221Phone: 503-291-2569Fax: 503-297-1090 DISCLAIMERThis document is provided "as is" with no warranties whatsoever, including any warranty of merchantability, noninfringement, fitness for any particular purpose, or any warranty otherwise arising out of any proposal, specification, or sample.  The PCI SIG disclaims all liability for infringement of proprietary rights, relating to use of information in this specification.  No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted herein.

    標簽: Architecture ExpressTM PCI

    上傳時間: 2013-11-03

    上傳用戶:gy592333

  • pci e PCB設計規(guī)范

    This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.  

    標簽: pci PCB 設計規(guī)范

    上傳時間: 2013-10-15

    上傳用戶:busterman

主站蜘蛛池模板: 荆州市| 峡江县| 梨树县| 福建省| 保靖县| 沙雅县| 灵寿县| 伊宁县| 沙河市| 阿城市| 榆中县| 分宜县| 东宁县| 芦山县| 内丘县| 包头市| 汉川市| 青龙| 宕昌县| 凤阳县| 大理市| 亳州市| 宣威市| 延边| 湖口县| 屏边| 温泉县| 化德县| 秀山| 凤凰县| 洮南市| 石楼县| 旌德县| 潼关县| 泾源县| 上犹县| 新沂市| 伊川县| 上犹县| 侯马市| 肥西县|