亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

MULTIPLE-Output

  • PCA9544A 4channel I2C multiple

    The PCA9544A provides 4 interrupt inputs, one for each channeland one open drain interrupt output. When an interrupt is generated byany device, it will be detected by the PCA9544A and the interruptoutput will be driven LOW. The channel need not be active fordetection of the interrupt. A bit is also set in the control byte.Bits 4 – 7 of the control byte correspond to channels 0 – 3 of thePCA9544A, respectively. Therefore, if an interrupt is generated byany device connected to channel 2, the state of the interrupt inputs isloaded into the control register when a read is accomplished.Likewise, an interrupt on any device connected to channel 0 wouldcause bit 4 of the control register to be set on the read. The mastercan then address the PCA9544A and read the contents of thecontrol byte to determine which channel contains the devicegenerating the interrupt. The master can then reconfigure thePCA9544A to select this channel, and locate the device generatingthe interrupt and clear it. The interrupt clears when the deviceoriginating the interrupt clears.

    標(biāo)簽: 4channel multiple 9544A 9544

    上傳時間: 2014-12-28

    上傳用戶:潛水的三貢

  • XAPP740利用AXI互聯(lián)設(shè)計(jì)高性能視頻系統(tǒng)

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標(biāo)簽: XAPP 740 AXI 互聯(lián)

    上傳時間: 2013-11-14

    上傳用戶:fdmpy

  • 多遠(yuǎn)程二極管溫度傳感器 (Design Considerat

    多遠(yuǎn)程二極管溫度傳感器-Design Considerations for pc thermal management Multiple RDTS (remote diode temperature sensing) provides the most accurate method of sensing an IC’s junction temperature. It overcomes thermal gradient and placement issues encountered when trying to place external sensors. PCB component count decreases when using a device that provides multiple inputs.Better temperature sensing improves product performance and reliability. Disk drive data integrity suffers at elevated temperatures. IBM published an article stating that a 5°C rise in operating temperature causes a 15% increase in the drive’s failure rate. The overall performance of a system can be improved by providing a more accurate temperature measurement of the most critical devices allowing them to run just a few degrees hotter.The LM83 directly senses its own temperature and the temperature of three external PN junctions. One is dedicated to the CPU of choice, the other two go to other parts of your system that need thermal monitoring such as the disk drive or graphics chip. The SMBus-compatible LM83 supports SMBus timeout and logic levels. The LM83 has two interrupt outputs; one for user-programmable limits and WATCHDOG capability (INT), the other is a Critical Temperature Alarm output (T_CRIT_A) for system power supply shutdown.

    標(biāo)簽: Considerat Design 遠(yuǎn)程 二極管

    上傳時間: 2014-12-21

    上傳用戶:ljd123456

  • NCV7356單線CANBUS收發(fā)器數(shù)據(jù)手冊

    The NCV7356 is a physical layer device for a single wire data linkcapable of operating with various Carrier Sense Multiple Accesswith Collision Resolution (CSMA/CR) protocols such as the BoschController Area Network (CAN) version 2.0. This serial data linknetwork is intended for use in applications where high data rate is notrequired and a lower data rate can achieve cost reductions in both thephysical media components and in the microprocessor and/ordedicated logic devices which use the network.The network shall be able to operate in either the normal data ratemode or a high-speed data download mode for assembly line andservice data transfer operations. The high-speed mode is onlyintended to be operational when the bus is attached to an off-boardservice node. This node shall provide temporary bus electrical loadswhich facilitate higher speed operation. Such temporary loads shouldbe removed when not performing download operations.The bit rate for normal communications is typically 33 kbit/s, forhigh-speed transmissions like described above a typical bit rate of83 kbit/s is recommended. The NCV7356 features undervoltagelockout, timeout for faulty blocked input signals, output blankingtime in case of bus ringing and a very low sleep mode current.

    標(biāo)簽: CANBUS 7356 NCV 單線

    上傳時間: 2013-10-24

    上傳用戶:s藍(lán)莓汁

  • XAPP740利用AXI互聯(lián)設(shè)計(jì)高性能視頻系統(tǒng)

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標(biāo)簽: XAPP 740 AXI 互聯(lián)

    上傳時間: 2013-11-23

    上傳用戶:shen_dafa

  • 基于Multisim 10的矩形波信號發(fā)生器仿真與實(shí)現(xiàn)

    在Multisim 10軟件環(huán)境下,設(shè)計(jì)一種由運(yùn)算放大器構(gòu)成的精確可控矩形波信號發(fā)生器,結(jié)合系統(tǒng)電路原理圖重點(diǎn)闡述了各參數(shù)指標(biāo)的實(shí)現(xiàn)與測試方法。通過改變RC電路的電容充、放電路徑和時間常數(shù)實(shí)現(xiàn)了占空比和頻率的調(diào)節(jié),通過多路開關(guān)投入不同數(shù)值的電容實(shí)現(xiàn)了頻段的調(diào)節(jié),通過電壓取樣和同相放大電路實(shí)現(xiàn)了輸出電壓幅值的調(diào)節(jié)并提高了電路的帶負(fù)載能力,可作為頻率和幅值可調(diào)的方波信號發(fā)生器。Multisim 10仿真分析及應(yīng)用電路測試結(jié)果表明,電路性能指標(biāo)達(dá)到了設(shè)計(jì)要求。 Abstract:  Based on Multisim 10, this paper designed a kind of rectangular-wave signal generator which could be controlled exactly composed of operational amplifier, the key point was how to implement and test the parameter indicators based on the circuit diagram. The duty and the frequency were adjusted by changing the time constant and the way of charging and discharging of the capacitor, the width of frequency was adjusted by using different capacitors provided with multiple switch, the amplitude of output voltage was adjusted by sampling voltage and using in-phase amplifier circuit,the ability of driving loads was raised, the circuit can be used as squarewave signal generator whose frequency and amplitude can be adjusted. The final simulation results of Multisim 10 and the tests of applicable circuit show that the performance indicators of the circuit meets the design requirements.

    標(biāo)簽: Multisim 矩形波 信號發(fā)生器 仿真

    上傳時間: 2014-01-21

    上傳用戶:shen007yue

  • Award BIOS(Basic Input/Output System)(電腦啟動時所必需)的源碼

    Award BIOS(Basic Input/Output System)(電腦啟動時所必需)的源碼

    標(biāo)簽: Output System Award Basic

    上傳時間: 2014-01-04

    上傳用戶:ecooo

  • 設(shè)計(jì)一個四路數(shù)據(jù)選擇器,其功能是將四組不同的數(shù)據(jù)按要求選擇一個輸出.輸出的那組數(shù)據(jù)有兩個控制信號決定,其真值表如下: 數(shù)據(jù)選擇控制端 輸出的數(shù)據(jù) Input0 Input1 output 0 0 o

    設(shè)計(jì)一個四路數(shù)據(jù)選擇器,其功能是將四組不同的數(shù)據(jù)按要求選擇一個輸出.輸出的那組數(shù)據(jù)有兩個控制信號決定,其真值表如下: 數(shù)據(jù)選擇控制端 輸出的數(shù)據(jù) Input0 Input1 output 0 0 output0 0 1 output1 1 0 output 2 1 1 output 3

    標(biāo)簽: Input0 Input1 output 數(shù)據(jù)

    上傳時間: 2015-01-08

    上傳用戶:6546544

  • Complete support for EBNF notation; Object-oriented parser design; C++ output; Deterministic bottom-

    Complete support for EBNF notation; Object-oriented parser design; C++ output; Deterministic bottom-up "shift-reduce" parsing; SLR(1), LALR(1) and LR(1) table construction methods; Automatic parse tree creation; Possibility to output parse tree in XML format; Verbose conflict diagnostics; Generation of tree traverse procedures

    標(biāo)簽: Object-oriented Deterministic Complete notation

    上傳時間: 2014-11-29

    上傳用戶:kr770906

  • Displaying Multiple Views in IE

    Displaying Multiple Views in IE

    標(biāo)簽: Displaying Multiple Views IE

    上傳時間: 2013-12-07

    上傳用戶:努力努力再努力

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产亚洲精品一区二555| 亚洲精品视频免费观看| 乱中年女人伦av一区二区| 久久亚洲私人国产精品va媚药| 久久一区二区三区av| 欧美日韩免费高清一区色橹橹| 国产精品亚发布| 亚洲福利在线视频| 亚洲制服av| 欧美国产日韩在线| 国产欧美日韩一区二区三区在线观看 | 欧美日本久久| 国产一区二区三区高清| 一本色道婷婷久久欧美| 久久色中文字幕| 国产欧美一区二区精品忘忧草| 亚洲精品欧美在线| 免费视频一区| 亚洲电影观看| 久久不见久久见免费视频1| 欧美精品综合| 亚洲日本欧美在线| 欧美www视频| 在线观看91精品国产麻豆| 欧美影院一区| 国产亚洲激情在线| 午夜一区二区三视频在线观看 | 在线视频观看日韩| 欧美一级二级三级蜜桃| 国产精品高清网站| 亚洲午夜久久久久久久久电影网| 男女激情久久| 亚洲国产精品va在线观看黑人| 久久精品一区二区| 在线观看视频欧美| 欧美/亚洲一区| 亚洲区第一页| 欧美激情亚洲综合一区| 亚洲啪啪91| 欧美精品大片| 在线亚洲伦理| 国产精品丝袜xxxxxxx| 亚洲免费人成在线视频观看| 国产精品久久久久久久久动漫| 亚洲专区在线视频| 国产精品日日摸夜夜摸av| 亚洲欧美成人网| 国产视频在线观看一区二区| 久久久.com| 亚洲精品视频免费在线观看| 欧美日韩免费高清一区色橹橹| 亚洲婷婷国产精品电影人久久| 国产精品男女猛烈高潮激情| 欧美一区观看| 最新国产乱人伦偷精品免费网站 | 亚洲黄色av一区| 欧美激情综合在线| 亚洲欧美精品在线观看| 国产亚洲欧美一区| 欧美激情一区二区三区蜜桃视频 | 国产精品盗摄久久久| 欧美专区一区二区三区| 亚洲国产国产亚洲一二三| 国产精品wwwwww| 久久乐国产精品| 一本一本大道香蕉久在线精品| 国产精品一区在线播放| 欧美1区2区| 欧美影院视频| 亚洲六月丁香色婷婷综合久久| 国产精品一区二区欧美| 鲁鲁狠狠狠7777一区二区| 亚洲无毛电影| 韩国自拍一区| 国产精品久久久久久久久婷婷 | 激情久久中文字幕| 欧美体内she精视频在线观看| 久久久久久久综合| 午夜一区不卡| 一区二区欧美亚洲| 亚洲激情另类| 狠狠爱成人网| 国产日韩综合| 欧美视频二区| 欧美久久久久久久久久| 久久影视精品| 久久久久看片| 午夜日韩激情| 亚洲一区美女视频在线观看免费| 亚洲国产一区二区三区青草影视| 国产日韩成人精品| 国产精品美女一区二区| 欧美日韩国产精品专区| 免费观看成人www动漫视频| 久久aⅴ国产欧美74aaa| 欧美一区二区三区的| 一区二区三区日韩在线观看| 亚洲欧洲视频在线| 亚洲日本视频| 亚洲美洲欧洲综合国产一区| 亚洲国产裸拍裸体视频在线观看乱了| 国产日韩欧美亚洲一区| 国产日韩专区| 国产日韩精品在线| 国产精品亚洲综合久久| 国产日韩欧美在线| 精久久久久久久久久久| 在线免费一区三区| 亚洲国产小视频在线观看| 亚洲二区在线观看| 亚洲久久在线| 亚洲主播在线观看| 久久国产精品久久久久久久久久 | 久久久女女女女999久久| 欧美一区二区三区成人| 久久久999成人| 久久免费视频一区| 欧美成人免费播放| 欧美日韩国产天堂| 国产精品久久久爽爽爽麻豆色哟哟| 国产精品a级| 国产亚洲a∨片在线观看| 黄色成人av在线| 亚洲啪啪91| 亚洲一区二区四区| 久久久夜夜夜| 欧美日韩精品免费看| 国产精品自在线| 好看不卡的中文字幕| 亚洲精品国产精品国自产观看浪潮 | 亚洲一区久久久| 久久精品国产在热久久| 欧美刺激午夜性久久久久久久| 欧美精品亚洲一区二区在线播放| 国产精品theporn| 永久久久久久| 一本色道久久综合亚洲精品小说| 午夜国产精品影院在线观看| 米奇777超碰欧美日韩亚洲| 国产精品ⅴa在线观看h| 亚洲国产日韩一级| 久久精品女人的天堂av| 欧美三级视频| 亚洲国产精品一区二区www在线 | 国产亚洲一区精品| 亚洲国产精品小视频| 亚洲综合精品自拍| 欧美成年人网站| 国产乱理伦片在线观看夜一区| 影音国产精品| 午夜亚洲视频| 欧美午夜在线| 日韩视频一区| 久久三级福利| 国产三区精品| 亚洲一区欧美激情| 欧美—级a级欧美特级ar全黄| 国产综合香蕉五月婷在线| 在线综合+亚洲+欧美中文字幕| 麻豆成人在线播放| 国产综合久久久久久鬼色| 日韩亚洲欧美一区| 麻豆国产va免费精品高清在线| 欧美午夜精品理论片a级按摩| 亚洲国产中文字幕在线观看| 欧美在线在线| 国产日韩在线不卡| 午夜精品久久久久久久久久久久| 欧美日韩久久| 99国产精品久久久久久久成人热| 欧美ed2k| 伊人一区二区三区久久精品| 久久精品视频99| 黄色成人免费观看| 久久日韩精品| 亚洲大胆av| 久久综合九色综合网站| 韩国一区电影| 久久综合九色欧美综合狠狠| 好男人免费精品视频| 久久成人18免费网站| 国内精品久久久久久久影视麻豆 | 欧美高清影院| 91久久国产综合久久蜜月精品| 另类专区欧美制服同性| 在线精品视频一区二区三四| 美女性感视频久久久| 亚洲国产精品v| 欧美激情在线狂野欧美精品| 91久久亚洲| 欧美三级中文字幕在线观看| 在线午夜精品自拍| 国产精品三上| 久久午夜国产精品| 亚洲日本一区二区| 国产精品福利在线观看| 久久九九热re6这里有精品| 亚洲大胆女人| 国产精品av一区二区| 欧美一区成人|