PCB設(shè)計(jì)問題集錦 問:PCB圖中各種字符往往容易疊加在一起,或者相距很近,當(dāng)板子布得很密時(shí),情況更加嚴(yán)重。當(dāng)我用Verify Design進(jìn)行檢查時(shí),會(huì)產(chǎn)生錯(cuò)誤,但這種錯(cuò)誤可以忽略。往往這種錯(cuò)誤很多,有幾百個(gè),將其他更重要的錯(cuò)誤淹沒了,如何使Verify Design會(huì)略掉這種錯(cuò)誤,或者在眾多的錯(cuò)誤中快速找到重要的錯(cuò)誤。 答:可以在顏色顯示中將文字去掉,不顯示后再檢查;并記錄錯(cuò)誤數(shù)目。但一定要檢查是否真正屬于不需要的文字。 問: What’s mean of below warning:(6230,8330 L1) Latium Rule not checked: COMPONENT U26 component rule.答:這是有關(guān)制造方面的一個(gè)檢查,您沒有相關(guān)設(shè)定,所以可以不檢查。 問: 怎樣導(dǎo)出jop文件?答:應(yīng)該是JOB文件吧?低版本的powerPCB與PADS使用JOB文件。現(xiàn)在只能輸出ASC文件,方法如下STEP:FILE/EXPORT/選擇一個(gè)asc名稱/選擇Select ALL/在Format下選擇合適的版本/在Unit下選Current比較好/點(diǎn)擊OK/完成然后在低版本的powerPCB與PADS產(chǎn)品中Import保存的ASC文件,再保存為JOB文件。 問: 怎樣導(dǎo)入reu文件?答:在ECO與Design 工具盒中都可以進(jìn)行,分別打開ECO與Design 工具盒,點(diǎn)擊右邊第2個(gè)圖標(biāo)就可以。 問: 為什么我在pad stacks中再設(shè)一個(gè)via:1(如附件)和默認(rèn)的standardvi(如附件)在布線時(shí)V選擇1,怎么布線時(shí)按add via不能添加進(jìn)去這是怎么回事,因?yàn)橛袝r(shí)要使用兩種不同的過孔。答:PowerPCB中有多個(gè)VIA時(shí)需要在Design Rule下根據(jù)信號分別設(shè)置VIA的使用條件,如電源類只能用Standard VIA等等,這樣操作時(shí)就比較方便。詳細(xì)設(shè)置方法在PowerPCB軟件通中有介紹。 問:為什么我把On-line DRC設(shè)置為prevent..移動(dòng)元時(shí)就會(huì)彈出(圖2),而你們教程中也是這樣設(shè)置怎么不會(huì)呢?答:首先這不是錯(cuò)誤,出現(xiàn)的原因是在數(shù)據(jù)中沒有BOARD OUTLINE.您可以設(shè)置一個(gè),但是不使用它作為CAM輸出數(shù)據(jù). 問:我用ctrl+c復(fù)制線時(shí)怎設(shè)置原點(diǎn)進(jìn)行復(fù)制,ctrl+v粘帖時(shí)總是以最下面一點(diǎn)和最左邊那一點(diǎn)為原點(diǎn) 答: 復(fù)制布線時(shí)與上面的MOVE MODE設(shè)置沒有任何關(guān)系,需要在右鍵菜單中選擇,這在PowerPCB軟件通教程中有專門介紹. 問:用(圖4)進(jìn)行修改線時(shí)拉起時(shí)怎總是往左邊拉起(圖5),不知有什么辦法可以輕易想拉起左就左,右就右。答: 具體條件不明,請檢查一下您的DESIGN GRID,是否太大了. 問: 好不容易拉起右邊但是用(圖6)修改線怎么改怎么下面都會(huì)有一條不能和在一起,而你教程里都會(huì)好好的(圖8)答:這可能還是與您的GRID 設(shè)置有關(guān),不過沒有問題,您可以將不需要的那段線刪除.最重要的是需要找到布線的感覺,每個(gè)軟件都不相同,所以需要多練習(xí)。 問: 尊敬的老師:您好!這個(gè)圖已經(jīng)畫好了,但我只對(如圖1)一種的完全間距進(jìn)行檢查,怎么錯(cuò)誤就那么多,不知怎么改進(jìn)。請老師指點(diǎn)。這個(gè)圖在附件中請老師幫看一下,如果還有什么問題請指出來,本人在改進(jìn)。謝!!!!!答:請注意您的DRC SETUP窗口下的設(shè)置是錯(cuò)誤的,現(xiàn)在選中的SAME NET是對相同NET進(jìn)行檢查,應(yīng)該選擇NET TO ALL.而不是SAME NET有關(guān)各項(xiàng)參數(shù)的含義請仔細(xì)閱讀第5部教程. 問: U101元件已建好,但元件框的拐角處不知是否正確,請幫忙CHECK 答:元件框等可以通過修改編輯來完成。問: U102和U103元件沒建完全,在自動(dòng)建元件參數(shù)中有幾個(gè)不明白:如:SOIC--》silk screen欄下spacing from pin與outdent from first pin對應(yīng)U102和U103元件應(yīng)寫什么數(shù)值,還有這兩個(gè)元件SILK怎么自動(dòng)設(shè)置,以及SILK內(nèi)有個(gè)圓圈怎么才能畫得與該元件參數(shù)一致。 答:Spacing from pin指從PIN到SILK的Y方向的距離,outdent from first pin是第一PIN與SILK端點(diǎn)間的距離.請根據(jù)元件資料自己計(jì)算。
標(biāo)簽: PCB 設(shè)計(jì)問題 集錦
上傳時(shí)間: 2014-01-03
上傳用戶:Divine
格式轉(zhuǎn)換的軟件,用于生成PADS(電路設(shè)計(jì)軟件)的庫。使用是,從Excel表格中導(dǎo)出器件管腳分布的信息,該軟件對這些信息進(jìn)行整理,然后輸出符合PADS庫管理工具能夠識別的文本文件。
標(biāo)簽: 格式轉(zhuǎn)換 軟件
上傳時(shí)間: 2014-01-18
上傳用戶:helmos
用c語言寫的文本編輯器,非常類似于windows自帶的editor編輯器。
上傳時(shí)間: 2013-12-10
上傳用戶:003030
1)Learn more about the capabilities in Quartus: 2)Learn to use different design entry techniques 2)Design entry methods available within Quartus Text editor,Block diagram/schematic file editor, Quartus interface with design entry/synthesis tools from Exemplar, Synopsys, Synplicity and Viewlogic
標(biāo)簽: Learn capabilities techniques different
上傳時(shí)間: 2014-01-18
上傳用戶:yxgi5
熱鍵管理控件源代碼,與HOTKEY配合使用
上傳時(shí)間: 2013-12-09
上傳用戶:wlcaption
要學(xué)MFC必看之書,由Jeff Prosise編寫。下面是作者前言: The production of this book required the efforts of many people, but two in particular deserve to be singled out for their diligent, sustained, and unselfish efforts. Sally Stickney, the book s principal editor, navigated me through that minefield called the English language and contributed greatly to the book s readability. Marc Young, whose talents as a technical editor are nothing short of amazing, was relentless in tracking down bugs, testing sample code, and verifying facts. Sally, Marc: This book is immeasurably better because of you. Thanks.
標(biāo)簽: MFC
上傳時(shí)間: 2015-10-20
上傳用戶:waizhang
This an excellent collection of XML best practices: essential reading for any developer using XML. This book will help you avoid common pitfalls and ensure your XML applications remain practical and interoperable for as long as possible." Edd Dumbill, Managing Editor, XML.com and Program Chair, XML Europe
標(biāo)簽: collection XML excellent essential
上傳時(shí)間: 2014-01-18
上傳用戶:海陸空653
速動(dòng)畫教程第十八集 SSH框架的構(gòu)建 此過程將包括以下幾個(gè)框架 Struts 、Spring 、Hibernate 、Tiles 、validator 工具:Eclipse3.1 、MyEclipse4.1.1、Poperties Editor插件
標(biāo)簽: Hibernate validator Eclipse Struts
上傳時(shí)間: 2015-11-10
上傳用戶:yzhl1988
This leon3 design is tailored to the Altera NiosII Startix2 Development board, with 16-bit DDR SDRAM and 2 Mbyte of SSRAM. As of this time, the DDR interface only works up to 120 MHz. At 130, DDR data can be read but not written. NOTE: the test bench cannot be simulated with DDR enabled because the Altera pads do not have the correct delay models. * How to program the flash prom with a FPGA programming file 1. Create a hex file of the programming file with Quartus. 2. Convert it to srecord and adjust the load address: objcopy --adjust-vma=0x800000 output_file.hexout -O srec fpga.srec 3. Program the flash memory using grmon: flash erase 0x800000 0xb00000 flash load fpga.srec
標(biāo)簽: Development Startix2 tailored Altera
上傳時(shí)間: 2014-01-19
上傳用戶:chongcongying
Make and answer phone calls Detect tone and pulse digit from the phone line Capture Caller ID Support blind transfer, single-step transfer/conference, consultation transfer/conference, hold, unhold. Control of the local phone handset, microphone and speaker of the modem Send and receive faxes Play and record on the phone line or sound card Play music in background mode Silence detection VU Meter Wave sound editor that allows your end-users to edit their own sound files. Voice recognition and voice synthesis. Full control over the serial port device ZModem file transfer utility File compression and encryption utility
標(biāo)簽: phone and Capture Detect
上傳時(shí)間: 2013-11-30
上傳用戶:水中浮云
蟲蟲下載站版權(quán)所有 京ICP備2021023401號-1