亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Transmit

  • TJA1042 High-speed CAN transce

    The TJA1042 is a high-speed CAN transceiver that provides an interface between aController Area Network (CAN) protocol controller and the physical two-wire CAN bus.The transceiver is designed for high-speed (up to 1 Mbit/s) CAN applications in theautomotive industry, providing the differential Transmit and receive capability to (amicrocontroller with) a CAN protocol controller.

    標簽: High-speed transce 1042 TJA

    上傳時間: 2014-12-28

    上傳用戶:氣溫達上千萬的

  • TJA1051 High-speed CAN transce

    The TJA1051 is a high-speed CAN transceiver that provides an interface between aController Area Network (CAN) protocol controller and the physical two-wire CAN bus.The transceiver is designed for high-speed (up to 1 Mbit/s) CAN applications in theautomotive industry, providing differential Transmit and receive capability to (amicrocontroller with) a CAN protocol controller.

    標簽: High-speed transce 1051 TJA

    上傳時間: 2013-10-17

    上傳用戶:jisujeke

  • 3-V TO 5.5-V MULTICHANNEL RS-2

    The MAX3243E device consists of three line drivers, five line receivers, and a dual charge-pump circuit with±15-kV ESD (HBM and IEC61000-4-2, Air-Gap Discharge) and ±8-kV ESD (IEC61000-4-2, Contact Discharge)protection on serial-port connection pins. The device meets the requirements of TIA/EIA-232-F and provides theelectrical interface between an asynchronous communication controller and the serial-port connector. Thiscombination of drivers and receivers matches that needed for the typical serial port used in an IBM PC/AT, orcompatible. The charge pump and four small external capacitors allow operation from a single 3-V to 5.5-Vsupply. In addition, the device includes an always-active noninverting output (ROUT2B), which allowsapplications using the ring indicator to Transmit data while the device is powered down. The device operates atdata signaling rates up to 250 kbit/s and a maximum of 30-V/ms driver output slew rate.

    標簽: MULTICHANNEL 5.5 TO RS

    上傳時間: 2013-10-19

    上傳用戶:ddddddd

  • Virtex-6 FPGA PCB設計手冊

    Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the developmentof designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or Transmit theDocumentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise,without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reservesthe right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errorscontained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection withtechnical support or assistance that may be provided to you in connection with the Information.

    標簽: Virtex FPGA PCB 設計手冊

    上傳時間: 2014-01-13

    上傳用戶:竺羽翎2222

  • XAPP740利用AXI互聯(lián)設計高性能視頻系統(tǒng)

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five Transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯(lián)

    上傳時間: 2013-11-14

    上傳用戶:fdmpy

  • CPLD庫指南

    Xilinx is disclosing this user guide, manual, release note, and/or specification (the “Documentation”) to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or Transmit the Documentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reserves the right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errors contained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection with technical support or assistance that may be provided to you in connection with the Information.  

    標簽: CPLD

    上傳時間: 2013-10-22

    上傳用戶:李哈哈哈

  • UART 4 UART參考設計,Xilinx提供VHDL代碼

    UART 4 UART參考設計,Xilinx提供VHDL代碼 uart_vhdl This zip file contains the following folders:  \vhdl_source  -- Source VHDL files:      uart.vhd  - top level file      txmit.vhd - Transmit portion of uart      rcvr.vhd -  - receive portion of uart \vhdl_testfixture  -- VHDL Testbench files. This files only include the testbench behavior, they         do not instantiate the DUT. This can easily be done in a top-level VHDL          file or a schematic. This folder contains the following files:      txmit_tb.vhd  -- Test bench for txmit.vhd.      rcvr_tf.vhd  -- Test bench for rcvr.vhd.

    標簽: UART Xilinx VHDL 參考設計

    上傳時間: 2013-11-07

    上傳用戶:jasson5678

  • 基于ZigBee技術的無線智能家用燃氣報警系統(tǒng)

    在研究傳統(tǒng)家用燃氣報警器的基礎上,以ZigBee協(xié)議為平臺,構(gòu)建mesh網(wǎng)狀網(wǎng)絡實現(xiàn)網(wǎng)絡化的智能語音報警系統(tǒng)。由于傳感器本身的溫度和實際環(huán)境溫度的影響,傳感器標定后采用軟件補償方法。為了減少系統(tǒng)費用,前端節(jié)點采用半功能節(jié)點設備,路由器和協(xié)調(diào)器采用全功能節(jié)點設備,構(gòu)建mesh網(wǎng)絡所形成的家庭內(nèi)部報警系統(tǒng),通過通用的電話接口連接到外部的公用電話網(wǎng)絡,啟動語音模塊進行報警。實驗結(jié)果表明,在2.4 GHz頻率下傳輸,有墻等障礙物的情況下,節(jié)點的傳輸距離大約為35 m,能夠滿足家庭需要,且系統(tǒng)工作穩(wěn)定,但在功耗方面仍需進一步改善。 Abstract:  On the basis of studying traditional household gas alarm system, this paper proposed the platform for the ZigBee protocol,and constructed mesh network to achieve network-based intelligent voice alarm system. Because of the sensor temperature and the actual environment temperature, this system design used software compensation after calibrating sensor. In order to reduce system cost, semi-functional node devices were used as front-end node, however, full-function devices were used as routers and coordinator,constructed alarm system within the family by building mesh network,connected to the external public telephone network through the common telephone interface, started the voice alarm module. The results indicate that nodes Transmit about 35m in the distance in case of walls and other obstacles by 2.4GHz frequency transmission, this is able to meet family needs and work steadily, but still needs further improvement in power consumption.

    標簽: ZigBee 無線智能 報警系統(tǒng)

    上傳時間: 2013-10-30

    上傳用戶:swaylong

  • 基于(英蓓特)STM32V100的串口程序

    This example provides a description of how  to use the USART with hardware flowcontrol and communicate with the Hyperterminal.First, the USART2 sends the TxBuffer to the hyperterminal and still waiting fora string from the hyperterminal that you must enter which must end by '\r'character (keypad ENTER button). Each byte received is reTransmitted to theHyperterminal. The string that you have entered is stored in the RxBuffer array. The receivebuffer have a RxBufferSize bytes as maximum. The USART2 is configured as follow:    - BaudRate = 115200 baud      - Word Length = 8 Bits    - One Stop Bit    - No parity    - Hardware flow control enabled (RTS and CTS signals)    - Receive and Transmit enabled    - USART Clock disabled    - USART CPOL: Clock is active low    - USART CPHA: Data is captured on the second edge     - USART LastBit: The clock pulse of the last data bit is not output to                      the SCLK pin

    標簽: V100 STM 100 32V

    上傳時間: 2013-10-31

    上傳用戶:yy_cn

  • Virtex-6 FPGA PCB設計手冊

    Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the developmentof designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or Transmit theDocumentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise,without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reservesthe right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errorscontained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection withtechnical support or assistance that may be provided to you in connection with the Information.

    標簽: Virtex FPGA PCB 設計手冊

    上傳時間: 2013-11-11

    上傳用戶:zwei41

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产女主播视频一区二区| 亚洲欧美一区二区视频| 好吊妞**欧美| 久久精品日韩欧美| 在线精品国产欧美| 99国内精品| 亚洲精品资源美女情侣酒店| 亚洲免费播放| 亚洲一区精品视频| 国产日韩欧美中文在线播放| 国产精品久久一级| 国产视频一区免费看| 国产精品欧美一区喷水| 在线高清一区| 永久域名在线精品| 中文无字幕一区二区三区| 久久精品国产一区二区三区| 亚洲人成网站在线播| 亚洲永久在线| 欧美承认网站| 黑人巨大精品欧美一区二区小视频 | 欧美日韩高清免费| 欧美激情一区二区在线| 国产性做久久久久久| a4yy欧美一区二区三区| 美日韩免费视频| 国产日韩在线看片| 亚洲午夜av电影| 欧美成人午夜激情在线| 国产伦精品一区二区三区高清| 亚洲黑丝在线| 久久久九九九九| 国产专区综合网| 在线视频欧美一区| 欧美人交a欧美精品| 在线观看日韩av电影| 久久精品99国产精品| 欧美性大战久久久久久久蜜臀| 在线视频精品| 99在线|亚洲一区二区| 久久精彩免费视频| 国产精品免费看片| 国产精品嫩草影院一区二区| 亚洲人成啪啪网站| 欧美精品免费播放| 一区二区欧美精品| 国产精品大全| 亚洲淫性视频| 国产女人18毛片水18精品| 亚洲经典在线| 欧美xart系列高清| 亚洲精品久久7777| 欧美日韩直播| 欧美一区二区国产| 禁久久精品乱码| 欧美激情一二三区| 国产精品手机在线| 亚洲系列中文字幕| 久久在线免费观看| 国精品一区二区| 午夜精品美女自拍福到在线| 欧美视频在线观看视频极品| 99精品黄色片免费大全| 美女黄色成人网| 亚洲另类黄色| 国产精品国码视频| 亚洲一区久久久| 国产日韩在线一区| 麻豆成人综合网| 亚洲精品一区在线| 国产乱码精品| 免费亚洲电影| 亚洲国产精品第一区二区| 欧美日本国产在线| 午夜免费电影一区在线观看| 黄色欧美日韩| 国产日产高清欧美一区二区三区| 久久久久久电影| 中日韩美女免费视频网站在线观看| 国产精品二区在线| 欧美69视频| 久久久久久九九九九| 亚洲国产日韩欧美一区二区三区| 久热这里只精品99re8久| 99国内精品久久| 国产美女精品视频| 久久亚洲欧美| 这里是久久伊人| 欧美日韩一区免费| 亚洲欧美在线观看| aⅴ色国产欧美| 久久躁日日躁aaaaxxxx| 一二三区精品| 韩国亚洲精品| 欧美日韩免费高清一区色橹橹| 91久久国产综合久久| 欧美三级中文字幕在线观看| 午夜精品在线看| 亚洲日本一区二区| 国产一区二区三区高清| 亚洲字幕在线观看| 亚洲午夜视频| 在线观看视频一区二区欧美日韩| 欧美日韩国产色视频| 欧美在线视频一区二区三区| 亚洲激情二区| 国产日韩欧美在线一区| 久久美女性网| 国内精品久久久久久久影视蜜臀 | 亚洲第一二三四五区| 国产精品久久久久aaaa九色| 欧美成人三级在线| 欧美尤物一区| 亚洲四色影视在线观看| 在线成人免费观看| 国产亚洲一区二区三区| 欧美午夜宅男影院在线观看| 久久伊人亚洲| 欧美在线精品免播放器视频| 夜夜躁日日躁狠狠久久88av| 亚洲国产欧美日韩精品| 国产一区二区三区自拍| 国产精品免费福利| 欧美午夜电影一区| 欧美日韩国产成人精品| 欧美巨乳在线观看| 欧美日韩精品免费观看视频完整| 欧美搞黄网站| 亚洲国产精品va在线看黑人| 激情综合色丁香一区二区| 国产精品99一区| 欧美精品日韩www.p站| 久久久91精品国产| 久久久国产午夜精品| 久久av红桃一区二区小说| 性色一区二区| 亚洲一区二区黄| 久久久久看片| 葵司免费一区二区三区四区五区| 国产精品扒开腿爽爽爽视频| 欧美色欧美亚洲另类二区 | 伊人久久亚洲影院| 在线观看国产精品淫| 国内精品久久久久久久影视蜜臀 | 欧美18av| 欧美黑人一区二区三区| 国产主播一区二区三区| 亚洲开发第一视频在线播放| 亚洲美女在线视频| 亚洲一区二区三区四区中文| 亚洲欧美日韩另类| 欧美激情aaaa| 欧美调教视频| 韩日成人在线| 亚洲国产欧美不卡在线观看| 亚洲免费视频网站| 久久免费视频这里只有精品| 欧美成人国产一区二区| 欧美日韩国产在线看| 国产精品羞羞答答| 亚洲黄色尤物视频| 伊人男人综合视频网| av不卡在线| 久久免费视频观看| 国产精品区二区三区日本| 在线免费观看视频一区| 国产精品久久久久婷婷| 日韩一二三在线视频播| 欧美中文在线免费| 欧美美女操人视频| 国产视频一区二区三区在线观看| 亚洲精品中文字幕在线| 午夜视频久久久| 国产精品xvideos88| 亚洲激情黄色| 欧美一区二区精品| 欧美日韩免费观看一区二区三区 | 亚洲伊人久久综合| 免费欧美日韩| 国产农村妇女精品一二区| 亚洲国产日韩欧美在线图片| 亚洲在线免费视频| 欧美日本久久| 国产欧美精品久久| 亚洲欧美日韩第一区| 欧美人与性禽动交情品| 国产精品亚洲综合| 亚洲毛片一区| 欧美激情视频免费观看| 国内自拍视频一区二区三区 | 欧美va亚洲va香蕉在线| 国产欧美日韩一区二区三区在线观看| 一区二区在线观看视频在线观看 | 国产性猛交xxxx免费看久久| 一本到高清视频免费精品| 猛男gaygay欧美视频| 韩国在线一区| 亚洲一区中文| 国产精品色在线| 亚洲一二三区视频在线观看|