亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Voltage-output

  • 3.3v看門狗芯片

    The STWD100 watchdog timer circuits are self-contained devices which prevent systemfailures that are caused by certain types of hardware errors (non-responding peripherals,bus contention, etc.) or software errors (bad code jump, code stuck in loop, etc.).The STWD100 watchdog timer has an input, WDI, and an output, WDO (see Figure 2). Theinput is used to clear the internal watchdog timer periodically within the specified timeoutperiod, twd (see Section 3: Watchdog timing). While the system is operating correctly, itperiodically toggles the watchdog input, WDI. If the system fails, the watchdog timer is notreset, a system alert is generated and the watchdog output, WDO, is asserted (seeSection 3: Watchdog timing).The STWD100 circuit also has an enable pin, EN (see Figure 2), which can enable ordisable the watchdog functionality. The EN pin is connected to the internal pull-downresistor. The device is enabled if the EN pin is left floating.

    標簽: 3.3 看門狗 芯片

    上傳時間: 2013-10-22

    上傳用戶:taiyang250072

  • 51單片機讀寫u盤(含源程序和原理圖)

    附件有51單片機加上sl811讀寫U盤的源程序和原理圖 /*--------------------------------------------------------------------------AT89X52.H Header file for the low voltage Flash Atmel AT89C52 and AT89LV52.Copyright (c) 1995-1996 Keil Software, Inc.  All rights reserved.--------------------------------------------------------------------------*/ #ifndef AT89X52_HEADER_FILE#define AT89X52_HEADER_FILE 1 /*------------------------------------------------Byte Registers------------------------------------------------*/sfr P0      = 0x80;sfr SP      = 0x81;sfr DPL     = 0x82;sfr DPH     = 0x83;sfr PCON    = 0x87;sfr TCON    = 0x88;sfr TMOD    = 0x89;sfr TL0     = 0x8A;sfr TL1     = 0x8B;sfr TH0     = 0x8C;sfr TH1     = 0x8D;sfr P1      = 0x90;sfr SCON    = 0x98;sfr SBUF    = 0x99;sfr P2      = 0xA0;sfr IE      = 0xA8;sfr P3      = 0xB0;sfr IP      = 0xB8;sfr T2CON   = 0xC8;sfr T2MOD   = 0xC9;sfr RCAP2L  = 0xCA;sfr RCAP2H  = 0xCB;sfr TL2     = 0xCC;sfr TH2     = 0xCD;sfr PSW     = 0xD0;sfr ACC     = 0xE0;sfr B       = 0xF0;

    標簽: 51單片機 讀寫 源程序 原理圖

    上傳時間: 2014-01-05

    上傳用戶:lnnn30

  • 基于DSP的新型柴油發電機勵磁控制系統研究

    在綜合分析諧波勵磁無刷同步發電機勵磁控制系統的基礎上,對其勵磁控制策略進行了研究,開發了一套基于DSP( TMS320F2812) 控制的新型柴油發電機勵磁控制系統,該系統采用參數自適應模糊PID 控制勵磁,選用交流采樣方式實時檢測各信號的瞬時特性,系統仿真結果以及在1 臺25 kW 工頻柴油發電機上的試驗結果證明了該控制器具有較好的電壓調節特性,系統穩態和暫態性能完全滿足發電機對勵磁系統的要求。關鍵詞:勵磁調節;模糊PID 控制;數字信號處理器;交流采樣 Abstract :According to the general analysis of the excitation cont rol system of the harmonious wave excitation brushless synchronous generator and it s characteristics ,a new type of diesel generator excitation cont rol system based on DSP( TMS320F2812) was designed. An adaptive fuzzy PID cont rol of excitation is used in this system. To detect the t ransient characteristics of the signals in a timely manner ,AC sampling was applied.The system simulation result s and the testing result s f rom a 25 kW diesel generator (50 Hz) can prove that the voltage regulation characteristics of the excitation cont rol system are very well ,and both the steadyOstate performance and the t ransient performance of the generator are also good.Key words :excitation cont rol ;fuzzy PID cont rol ;digital signal processor (DSP) ;AC sampling

    標簽: DSP 柴油發電機 勵磁控制 系統研究

    上傳時間: 2013-10-29

    上傳用戶:fxf126@126.com

  • 為您的FPGA選擇合適的電源

    Abstract: There are many things to consider when designing a power supply for a field-programmablegate array (FPGA). These include (but are not limited to) the high number of voltage rails, and thediffering requirements for both sequencing/tracking and the voltage ripple limits. This application noteexplains these and other power-supply considerations that an engineer must think through whendesigning a power supply for an FPGA.

    標簽: FPGA 電源

    上傳時間: 2013-11-10

    上傳用戶:iswlkje

  • XAPP806 -決定DDR反饋時鐘的最佳DCM相移

    This application note describes how to build a system that can be used for determining theoptimal phase shift for a Double Data Rate (DDR) memory feedback clock. In this system, theDDR memory is controlled by a controller that attaches to either the OPB or PLB and is used inan embedded microprocessor application. This reference system also uses a DCM that isconfigured so that the phase of its output clock can be changed while the system is running anda GPIO core that controls that phase shift. The GPIO output is controlled by a softwareapplication that can be run on a PowerPC® 405 or Microblaze™ microprocessor.

    標簽: XAPP 806 DDR DCM

    上傳時間: 2013-10-15

    上傳用戶:euroford

  • XAPP740利用AXI互聯設計高性能視頻系統

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯

    上傳時間: 2013-11-14

    上傳用戶:fdmpy

  • 基于FPGA+DSP模式的智能相機設計

    針對嵌入式機器視覺系統向獨立化、智能化發展的要求,介紹了一種嵌入式視覺系統--智能相機。基于對智能相機體系結構、組成模塊和圖像采集、傳輸和處理技術的分析,對國內外的幾款智能相機進行比較。綜合技術發展現狀,提出基于FPGA+DSP模式的硬件平臺,并提出智能相機的發展方向。分析結果表明,該系統設計可以實現脫離PC運行,完成圖像獲取與分析,并作出相應輸出。 Abstract:  This paper introduced an embedded vision system-intelligent camera ,which was for embedded machine vision systems to an independent and intelligent development requirements. Intelligent camera architecture, component modules and image acquisition, transmission and processing technology were analyzed. After comparing integrated technology development of several intelligent cameras at home and abroad, the paper proposed the hardware platform based on FPGA+DSP models and made clear direction of development of intelligent cameras. On the analysis of the design, the results indicate that the system can run from the PC independently to complete the image acquisition and analysis and give a corresponding output.

    標簽: FPGA DSP 模式 智能相機

    上傳時間: 2013-10-24

    上傳用戶:bvdragon

  • 基于CPLD的QDPSK調制解調電路設計

    為了在CDMA系統中更好地應用QDPSK數字調制方式,在分析四相相對移相(QDPSK)信號調制解調原理的基礎上,設計了一種QDPSK調制解調電路,它包括串并轉換、差分編碼、四相載波產生和選相、相干解調、差分譯碼和并串轉換電路。在MAX+PLUSⅡ軟件平臺上,進行了編譯和波形仿真。綜合后下載到復雜可編程邏輯器件EPM7128SLC84-15中,測試結果表明,調制電路能正確選相,解調電路輸出數據與QDPSK調制輸入數據完全一致,達到了預期的設計要求。 Abstract:  In order to realize the better application of digital modulation mode QDPSK in the CDMA system, a sort of QDPSK modulation-demodulation circuit was designed based on the analysis of QDPSK signal modulation-demodulation principles. It included serial/parallel conversion circuit, differential encoding circuit, four-phase carrier wave produced and phase chosen circuit, coherent demodulation circuit, difference decoding circuit and parallel/serial conversion circuit. And it was compiled and simulated on the MAX+PLUSⅡ software platform,and downloaded into the CPLD of EPM7128SLC84-15.The test result shows that the modulation circuit can exactly choose the phase,and the output data of the demodulator circuit is the same as the input data of the QDPSK modulate. The circuit achieves the prospective requirement of the design.

    標簽: QDPSK CPLD 調制解調 電路設計

    上傳時間: 2014-01-13

    上傳用戶:qoovoop

  • ISM射頻接收器的基帶計算

    Abstract: Many industrial/scientific/medical (ISM) band radio frequency (RF) receivers use an external Sallen-Key datafilter and a data slicer to generate the baseband digital output. This tutorial describes the ISM-RF Baseband Calculator,which can be used to calculate the filter capacitor values and the data slicer RC components, while providing a visualexample of the baseband signals.

    標簽: ISM 射頻接收器 基帶計算

    上傳時間: 2013-11-04

    上傳用戶:jkhjkh1982

  • XAPP807-封裝最小的三態以太網MAC處理引擎

    The Tri-Mode Ethernet MAC (TEMAC) UltraController-II module is a minimal footprint,embedded network processing engine based on the PowerPC™ 405 (PPC405) processor coreand the TEMAC core embedded within a Virtex™-4 FX Platform FPGA. The TEMACUltraController-II module connects to an external PHY through Gigabit Media IndependentInterface (GMII) and Management Data Input/Output (MDIO) interfaces and supports tri-mode(10/100/1000 Mb/s) Ethernet. Software running from the processor cache reads and writesthrough an On-Chip Memory (OCM) interface to two FIFOs that act as buffers between thedifferent clock domains of the PPC405 OCM and the TEMAC.

    標簽: XAPP 807 MAC 封裝

    上傳時間: 2013-10-26

    上傳用戶:yuzsu

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲精品中文字幕女同| 国产女主播一区二区三区| 欧美精品国产精品| 91久久香蕉国产日韩欧美9色| 久久精品视频99| 在线观看视频免费一区二区三区| 久久久久国产精品麻豆ai换脸| 国产亚洲一区二区在线观看| 蜜臀久久99精品久久久画质超高清| 亚洲激情视频在线播放| 欧美日韩不卡视频| 亚洲欧美日韩视频二区| 狠狠久久亚洲欧美| 欧美精品 国产精品| 亚洲一二三区精品| 依依成人综合视频| 欧美偷拍另类| 久久这里只有精品视频首页| 日韩一级成人av| 国产精品久久久久久影院8一贰佰 国产精品久久久久久影视 | 99精品国产福利在线观看免费| 欧美三区免费完整视频在线观看| 性18欧美另类| 999在线观看精品免费不卡网站| 国产精品一区二区黑丝| 欧美不卡视频一区发布| 欧美一区二区性| 亚洲视频精品| 亚洲激情六月丁香| 国产一区二区三区高清在线观看| 欧美国产日韩精品| 久久久久国产一区二区三区| 在线一区免费观看| 亚洲精品国精品久久99热一| 国产综合色产在线精品| 国产精品久久久久久久久果冻传媒| 美日韩丰满少妇在线观看| 久久av红桃一区二区小说| 亚洲午夜在线观看| av成人免费| 亚洲精品久久久久久久久| 精品福利av| 好吊色欧美一区二区三区四区| 欧美揉bbbbb揉bbbbb| 欧美精品在线播放| 欧美国产日韩免费| 欧美肥婆bbw| 免费精品视频| 美女网站在线免费欧美精品| 久久精品国产第一区二区三区最新章节| 一本色道久久综合亚洲精品不卡| 亚洲国产你懂的| 亚洲福利国产| 亚洲福利视频免费观看| 亚洲高清视频一区| 亚洲欧洲日产国产网站| 亚洲精品中文字幕在线| 亚洲毛片在线观看| 亚洲深夜福利视频| 亚洲自拍偷拍视频| 午夜亚洲福利| 久久精品亚洲一区二区| 久久婷婷蜜乳一本欲蜜臀| 麻豆成人在线观看| 欧美国产大片| 欧美日韩综合在线| 国产精品乱码人人做人人爱| 国产区精品在线观看| 国产视频不卡| 在线观看日韩av电影| 亚洲精品久久久久久久久| 亚洲一级高清| 欧美制服第一页| 欧美大片va欧美在线播放| 欧美精品首页| 国产精品久久久久久久久久久久久| 国产精品久久久999| 国产一区二区高清视频| 在线欧美影院| 一本色道久久综合精品竹菊| 午夜一区二区三区不卡视频| 久久久久一本一区二区青青蜜月| 欧美成人一区二区在线| 国产精品video| 国内精品久久久久伊人av| 亚洲精品一区二| 午夜视频精品| 免费观看成人鲁鲁鲁鲁鲁视频| 欧美精品一区二区三区很污很色的| 国产精品爱久久久久久久| 在线观看日韩| 亚洲欧美日产图| 欧美成人资源网| 国产视频精品va久久久久久| 99在线视频精品| 久久久国产精品一区二区中文| 欧美日韩国产999| 国产日韩精品视频一区| 99国产精品久久久久老师| 欧美大片在线观看| 欧美剧在线观看| 国产一区视频在线观看免费| 一区二区免费在线视频| 久久一二三国产| 国产精品高潮在线| 亚洲国产小视频在线观看| 亚洲欧美精品| 欧美视频免费| 亚洲日本激情| 免播放器亚洲一区| 国产深夜精品福利| 亚洲一区久久久| 欧美激情久久久久久| 国内揄拍国内精品少妇国语| 在线综合亚洲| 欧美国产日产韩国视频| 伊人久久大香线蕉av超碰演员| 亚洲欧美日韩一区在线| 欧美激情自拍| 亚洲激情第一区| 久久久免费av| 国产一区久久| 久久久久久精| 精品成人在线视频| 久久久精品999| 国产在线不卡| 久久久久国产一区二区三区四区| 欧美日韩中文字幕综合视频| 亚洲毛片一区二区| 欧美激情导航| 亚洲欧洲精品一区二区三区波多野1战4| 欧美在线三区| 国产午夜精品在线观看| 午夜精品一区二区三区在线播放| 欧美人与禽猛交乱配| 亚洲黄色小视频| 欧美精品1区| 日韩午夜激情| 欧美四级在线观看| 亚洲图片欧美午夜| 国产精品乱看| 一区二区欧美视频| 欧美特黄视频| 欧美一二区视频| 黄色av一区| 欧美aⅴ一区二区三区视频| 亚洲激情啪啪| 国产精品www| 亚洲欧美日韩在线观看a三区 | 欧美体内she精视频在线观看| 99天天综合性| 国产酒店精品激情| 久久国内精品视频| 一区二区在线视频| 欧美日韩国产综合在线| 亚洲欧美精品伊人久久| 国产日本亚洲高清| 麻豆精品91| 亚洲美女在线观看| 国产精品免费看| 久久久爽爽爽美女图片| 日韩午夜av电影| 国产免费观看久久黄| 久久伊伊香蕉| 在线综合亚洲| 欲香欲色天天天综合和网| 欧美三级视频在线| 久久久久亚洲综合| 99视频在线精品国自产拍免费观看| 国产精品av久久久久久麻豆网 | 亚洲五月婷婷| 狠狠色狠狠色综合日日小说| 欧美国产综合视频| 欧美一区1区三区3区公司| 亚洲国产婷婷香蕉久久久久久99| 欧美午夜女人视频在线| 久久久综合网| 亚洲一区二区精品视频| 亚洲国产成人精品女人久久久| 欧美日韩在线播放一区| 久久综合狠狠综合久久激情| 一本色道久久99精品综合| 激情视频一区二区三区| 国产精品av一区二区| 老司机午夜精品视频| 亚洲一区二区三区在线看| 亚洲国产精品久久久久婷婷老年 | 欧美日韩一区在线观看视频| 久久久久国色av免费观看性色| 一区二区三区四区五区精品| 亚洲成色精品| 国产无遮挡一区二区三区毛片日本| 欧美日韩久久精品| 欧美激情一区在线| 久久综合国产精品台湾中文娱乐网| 亚洲无限av看| 99国产精品久久久久久久| 亚洲精品日本| 亚洲黑丝一区二区| 亚洲国产欧美不卡在线观看|