亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

configurable

  • An easy, yet highly-configurable iptables-based firewall solution designed for everybody from home u

    An easy, yet highly-configurable iptables-based firewall solution designed for everybody from home users to network admins. Functionality for IPv6, tunneling, IPSec, and advanced routing is planned.

    標簽: highly-configurable iptables-based everybody designed

    上傳時間: 2014-10-11

    上傳用戶:huyiming139

  • configurable cpu core that supports Z80, 8080 and gameboy instruction sets

    configurable cpu core that supports Z80, 8080 and gameboy instruction sets

    標簽: configurable instruction supports gameboy

    上傳時間: 2015-04-13

    上傳用戶:cooran

  • awesome is a highly configurable, next generation framework window manager for X. It is very fast, l

    awesome is a highly configurable, next generation framework window manager for X. It is very fast, light, and extensible. It is primarily targeted at the power user, developer, and anyone dealing with everyday computing tasks who wants to have fine-grained control over a graphical environment.

    標簽: X. configurable generation framework

    上傳時間: 2013-12-26

    上傳用戶:banyou

  • The Embedded configurable Operating System (eCos)start-to-finish guide to eCos solution building. Ad

    The Embedded configurable Operating System (eCos)start-to-finish guide to eCos solution building. Additional open source tools are included to configure a complete embedded software development environment.

    標簽: eCos start-to-finish configurable Operating

    上傳時間: 2017-04-28

    上傳用戶:1109003457

  • HSSDRC IP core is the configurable universal SDRAM controller with adaptive bank control and adaptiv

    HSSDRC IP core is the configurable universal SDRAM controller with adaptive bank control and adaptive command pipeline. HSSDRC IP core and IP core testbench has been written on SystemVerilog and has been tested in Modelsim. HSSDRC IP core is licensed under MIT License

    標簽: configurable controller universal adaptive

    上傳時間: 2017-06-25

    上傳用戶:皇族傳媒

  • PCF8578 LCD圖形點陣液晶驅動器芯片簡介及封裝庫

    The PCF8578 is a low power CMOS1 LCD row and column driver, designed to drive dotmatrix graphic displays at multiplex rates of 1:8, 1:16, 1:24 or 1:32. The device has40 outputs, of which 24 are programmable and configurable for the following ratios ofrows/columns: 32¤8, 24¤16, 16¤24 or 8¤32. The PCF8578 can function as a stand-alone LCDcontroller and driver for use in small systems. For larger systems it can be used inconjunction with up to 32 PCF8579s for which it has been optimized. Together these twodevices form a general purpose LCD dot matrix driver chip set, capable of driving displaysof up to 40960 dots. The PCF8578 is compatible with most microcontrollers andcommunicates via a two-line bidirectional bus (I2C-bus). Communication overhead isminimized by a display RAM with auto-incremented addressing and display bankswitching.

    標簽: 8578 PCF LCD 圖形點陣

    上傳時間: 2013-10-23

    上傳用戶:頂得柱

  • LPC4300系列ARM雙核微控制器產品數據手冊

    The LPC4350/30/20/10 are ARM Cortex-M4 based microcontrollers for embeddedapplications. The ARM Cortex-M4 is a next generation core that offers systemenhancements such as low power consumption, enhanced debug features, and a highlevel of support block integration.The LPC4350/30/20/10 operate at CPU frequencies of up to 150 MHz. The ARMCortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture withseparate local instruction and data buses as well as a third bus for peripherals, andincludes an internal prefetch unit that supports speculative branching. The ARMCortex-M4 supports single-cycle digital signal processing and SIMD instructions. Ahardware floating-point processor is integrated in the core.The LPC4350/30/20/10 include an ARM Cortex-M0 coprocessor, up to 264 kB of datamemory, advanced configurable peripherals such as the State configurable Timer (SCT)and the Serial General Purpose I/O (SGPIO) interface, two High-speed USB controllers,Ethernet, LCD, an external memory controller, and multiple digital and analog peripherals

    標簽: 4300 LPC ARM 雙核微控制器

    上傳時間: 2013-10-28

    上傳用戶:15501536189

  • XAPP713 -Virtex-4 RocketIO誤碼率測試器

      The data plane of the reference design consists of a configurable multi-channel XBERT modulethat generates and checks high-speed serial data transmitted and received by the MGTs. Eachchannel in the XBERT module consists of two MGTs (MGTA and MGTB), which physicallyoccupy one MGT tile in the Virtex-4 FPGA. Each MGT has its own pattern checker, but bothMGTs in a channel share the same pattern generator. Each channel can load a differentpattern. The MGT serial rate depends on the reference clock frequency and the internal PMAdivider settings. The reference design can be scaled anywhere from one channel (two MGTs)to twelve channels (twenty-four MGTs).

    標簽: RocketIO Virtex XAPP 713

    上傳時間: 2013-12-25

    上傳用戶:jkhjkh1982

  • * This a software code module for a time-of-day clock object. * The clock may be fixed 12-hour, fi

    * This a software code module for a time-of-day clock object. * The clock may be fixed 12-hour, fixed 24-hour, or dynamically * configurable between these two types. Clock data can be accessed * as a binary number representing the number of minutes since midnight * or a BCD number formatted according to the time-of-day description * in the TIME module 0404x. The functions work with time-of-day values * which conform to normally accepted clock values of 1:00 to * 12:59 BCD / 0 to 719 binary for a 12-hour clock or clock values * 00:00 to 23:59 BCD / 0 to 1439 binary for a 24-hour clock. On power-up * the clock is 12:00 BCD / 0 binary for a 12-hour or dynamically * configurable clock, or 00:00 BCD / 0 binary for a 24-hour clock.

    標簽: clock time-of-day software module

    上傳時間: 2013-12-07

    上傳用戶:llandlu

  • Triscend supports the use of the Model Technology ModelSim logic simulator for VHDL simulation of d

    Triscend supports the use of the Model Technology ModelSim logic simulator for VHDL simulation of designs implemented in the configurable System Logic (CSL) portion of a Triscend device.

    標簽: Technology simulation simulator the

    上傳時間: 2013-12-26

    上傳用戶:zl5712176

主站蜘蛛池模板: 五台县| 贵溪市| 新巴尔虎左旗| 玉门市| 高台县| 巴楚县| 合川市| 蒲江县| 湘乡市| 信阳市| 应城市| 昭觉县| 连平县| 五原县| 津市市| 永登县| 丹阳市| 马边| 曲阳县| 大渡口区| 苗栗县| 仪征市| 常宁市| 即墨市| 安塞县| 正宁县| 自治县| 天津市| 旬阳县| 四川省| 龙游县| 荆门市| 顺义区| 福贡县| 新化县| 昭通市| 永丰县| 百色市| 宁乡县| 武宣县| 临湘市|