亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

guide-spru

  • The Design Warrior Guide To FPGA

    FPGA推薦好書免費(fèi)下載

    標(biāo)簽: Warrior Design Guide FPGA

    上傳時(shí)間: 2013-11-06

    上傳用戶:hebanlian

  • AXI參考指南(英文資料)

    AXI Reference Guide (AXI).pdf

    標(biāo)簽: AXI 英文

    上傳時(shí)間: 2013-10-29

    上傳用戶:libinxny

  • Nios II 系列處理器配置選項(xiàng)

        Nios II 系列處理器配置選項(xiàng):This chapter describes the Nios® II Processor parameter editor in Qsys and SOPC Builder. The Nios II Processor parameter editor allows you to specify the processor features for a particular Nios II hardware system. This chapter covers the features of the Nios II processor that you can configure with the Nios II Processor parameter editor; it is not a user guide for creating complete Nios II processor systems.

    標(biāo)簽: Nios II 列處理器

    上傳時(shí)間: 2015-01-01

    上傳用戶:mahone

  • XAPP452-Spartan-3高級(jí)配置架構(gòu)

    This application note provides a detailed description of the Spartan™-3 configurationarchitecture. It explains the composition of the bitstream file and how this bitstream isinterpreted by the configuration logic to program the part. Additionally, a methodology ispresented that will guide the user through the readback process. This information can be usedfor partial reconfiguration or partial readback.

    標(biāo)簽: Spartan XAPP 452 架構(gòu)

    上傳時(shí)間: 2013-11-16

    上傳用戶:qingdou

  • Virtex-6 FPGA PCB設(shè)計(jì)手冊

    Xilinx is disclosing this user guide, manual, release note, and/or specification (the "Documentation") to you solely for use in the developmentof designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit theDocumentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise,without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reservesthe right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errorscontained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection withtechnical support or assistance that may be provided to you in connection with the Information.

    標(biāo)簽: Virtex FPGA PCB 設(shè)計(jì)手冊

    上傳時(shí)間: 2013-11-11

    上傳用戶:zwei41

  • DS306-PPC405 Virtex-4 Wrapper

    The PPC405 Virtex-4 is a wrapper around the Virtex-4PowerPC™ 405 Processor Block primitive. For detailsregarding the PowerPC 405, see the PowerPC 405 ProcessorBlock Reference Guide.

    標(biāo)簽: Wrapper Virtex 306 405

    上傳時(shí)間: 2015-01-02

    上傳用戶:JIUSHICHEN

  • US Navy VHDL Modelling Guide

      This document was developed under the Standard Hardware and Reliability Program (SHARP) TechnologyIndependent Representation of Electronic Products (TIREP) project. It is intended for use by VHSIC HardwareDescription Language (VHDL) design engineers and is offered as guidance for the development of VHDL modelswhich are compliant with the VHDL Data Item Description (DID DI-EGDS-80811) and which can be providedto manufacturing engineering personnel for the development of production data and the subsequent productionof hardware. Most VHDL modeling performed to date has been concentrated at either the component level orat the conceptual system level. The assembly and sub-assembly levels have been largely disregarded. Under theSHARP TIREP project, an attempt has been made to help close this gap. The TIREP models are based upon lowcomplexity Standard Electronic Modules (SEM) of the format A configuration. Although these modules are quitesimple, it is felt that the lessons learned offer guidance which can readily be applied to a wide range of assemblytypes and complexities.

    標(biāo)簽: Modelling Guide Navy VHDL

    上傳時(shí)間: 2013-11-20

    上傳用戶:pzw421125

  • Guide to HDL Coding Styles for Synthesis

    這篇文章討論了不同HDL代碼的編寫方式,對(duì)綜合結(jié)果的影響。閱讀本文對(duì)深入了解綜合工具和提高HDL的編寫水平有不少幫助,原文時(shí)針對(duì)Synopsys的綜合軟件論述的,但對(duì)所有綜合軟件,都有普遍的借鑒意義  

    標(biāo)簽: Synthesis Coding Styles Guide

    上傳時(shí)間: 2014-01-11

    上傳用戶:亞亞娟娟123

  • PCI-PCI橋在線讀寫EEPROM的技巧

      PCI-PCI 橋啟動(dòng)時(shí),一般需要從EEPROM 預(yù)讀取配置數(shù)據(jù)。更改EEPROM中的數(shù)據(jù)一般需要專用的燒結(jié)器,這給調(diào)試過程帶來不便。尤其是采用表貼封裝的EEPROM。本文以Intel 公司的Dec21554PCI-PCI 橋?yàn)槔榻B一種在線讀寫EEPROM 的方法。EEPROM選用的是ATMEL 公司生產(chǎn)的AT93LC66,4Kbit,按512×8bit 組織。

    標(biāo)簽: PCI-PCI EEPROM 在線讀寫

    上傳時(shí)間: 2013-11-08

    上傳用戶:trepb001

  • CPLD庫指南

    Xilinx is disclosing this user guide, manual, release note, and/or specification (the “Documentation”) to you solely for use in the development of designs to operate with Xilinx hardware devices. You may not reproduce, distribute, republish, download, display, post, or transmit the Documentation in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx. Xilinx expressly disclaims any liability arising out of your use of the Documentation. Xilinx reserves the right, at its sole discretion, to change the Documentation without notice at any time. Xilinx assumes no obligation to correct any errors contained in the Documentation, or to advise you of any corrections or updates. Xilinx expressly disclaims any liability in connection with technical support or assistance that may be provided to you in connection with the Information.  

    標(biāo)簽: CPLD

    上傳時(shí)間: 2014-12-05

    上傳用戶:qazxsw

主站蜘蛛池模板: 肃北| 桐乡市| 长寿区| 微博| 台南县| 萨迦县| 清新县| 龙南县| 永川市| 宁海县| 镇雄县| 邵东县| 永川市| 缙云县| 临汾市| 枣阳市| 宜良县| 宜兰市| 怀仁县| 定日县| 兴国县| 扶绥县| 白河县| 元江| 铁岭市| 洪泽县| 龙川县| 澄城县| 清涧县| 开平市| 和平区| 平阴县| 家居| 东方市| 怀集县| 肥西县| 亚东县| 高阳县| 太白县| 南投市| 车致|