亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

inputs

  • SN65LBC170,SN75LBC170,pdf(TRIP

    The SN65LBC170 and SN75LBC170 aremonolithic integrated circuits designed forbidirectional data communication on multipointbus-transmission lines. Potential applicationsinclude serial or parallel data transmission, cabledperipheral buses with twin axial, ribbon, ortwisted-pair cabling. These devices are suitablefor FAST-20 SCSI and can transmit or receivedata pulses as short as 25 ns, with skew lessthan 3 ns.These devices combine three 3-state differentialline drivers and three differential input linereceivers, all of which operate from a single 5-Vpower supply.The driver differential outputs and the receiverdifferential inputs are connected internally to formthree differential input/output (I/O) bus ports thatare designed to offer minimum loading to the buswhenever the driver is disabled or VCC = 0. Theseports feature a wide common-mode voltage rangemaking the device suitable for party-lineapplications over long cable runs.

    標簽: 170 LBC SN TRIP

    上傳時間: 2013-10-13

    上傳用戶:ytulpx

  • AD9859芯片資料

    FEATURES400 MSPS internal clock speedIntegrated 10-bit DAC32-bit tuning wordPhase noise ≤ –120 dBc/Hz @ 1 kHz offset (DAC output)Excellent dynamic performance>75 dB SFDR @ 160 MHz (±100 kHz offset) AOUTSerial I/O control1.8 V power supplySoftware and hardware controlled power-down48-lead TQFP/EP packageSupport for 5 V input levels on most digital inputsPLL REFCLK multiplier (4× to 20×)Internal oscillator; can be driven by a single crystalPhase modulation capabilityMultichip synchronization

    標簽: 9859 AD 芯片資料

    上傳時間: 2014-12-04

    上傳用戶:axin881314

  • PCA9544A 4channel I2C multiple

    The PCA9544A provides 4 interrupt inputs, one for each channeland one open drain interrupt output. When an interrupt is generated byany device, it will be detected by the PCA9544A and the interruptoutput will be driven LOW. The channel need not be active fordetection of the interrupt. A bit is also set in the control byte.Bits 4 – 7 of the control byte correspond to channels 0 – 3 of thePCA9544A, respectively. Therefore, if an interrupt is generated byany device connected to channel 2, the state of the interrupt inputs isloaded into the control register when a read is accomplished.Likewise, an interrupt on any device connected to channel 0 wouldcause bit 4 of the control register to be set on the read. The mastercan then address the PCA9544A and read the contents of thecontrol byte to determine which channel contains the devicegenerating the interrupt. The master can then reconfigure thePCA9544A to select this channel, and locate the device generatingthe interrupt and clear it. The interrupt clears when the deviceoriginating the interrupt clears.

    標簽: 4channel multiple 9544A 9544

    上傳時間: 2014-12-28

    上傳用戶:潛水的三貢

  • PCA9542A 2channel I2C bus mult

    The PCA9542A is a 1-of-2 bidirectional translating multiplexer, controlled via the I2C-bus.The SCL/SDA upstream pair fans out to two SCx/SDx downstream pairs, or channels.Only one SCx/SDx channel is selected at a time, determined by the contents of theprogrammable control register. Two interrupt inputs, INT0 and INT1, one for each of theSCx/SDx downstream pairs, are provided. One interrupt output, INT, which acts as anAND of the two interrupt inputs, is provided.

    標簽: 2channel 9542A 9542 mult

    上傳時間: 2013-12-07

    上傳用戶:europa_lin

  • PCA9555 16bit I2C-bus and SMBu

    The PCA9555 is a 24-pin CMOS device that provides 16 bits of General Purpose parallelInput/Output (GPIO) expansion for I2C-bus/SMBus applications and was developed toenhance the NXP Semiconductors family of I2C-bus I/O expanders. The improvementsinclude higher drive capability, 5 V I/O tolerance, lower supply current, individual I/Oconfiguration, and smaller packaging. I/O expanders provide a simple solution whenadditional I/O is needed for ACPI power switches, sensors, push buttons, LEDs, fans, etc.The PCA9555 consists of two 8-bit Configuration (Input or Output selection); Input, Outputand Polarity Inversion (active HIGH or active LOW operation) registers. The systemmaster can enable the I/Os as either inputs or outputs by writing to the I/O configurationbits. The data for each Input or Output is kept in the corresponding Input or Outputregister. The polarity of the read register can be inverted with the Polarity Inversionregister. All registers can be read by the system master. Although pin-to-pin and I2C-busaddress compatible with the PCF8575, software changes are required due to theenhancements, and are discussed in Application Note AN469.

    標簽: C-bus 9555 SMBu PCA

    上傳時間: 2013-11-13

    上傳用戶:fredguo

  • 8-bit I2C-bus and SMBus IO port with reset

    The PCA9557 is a silicon CMOS circuit which provides parallel input/output expansion for SMBus and I2C-bus applications. The PCA9557 consists of an 8-bit input port register, 8-bit output port register, and an I2C-bus/SMBus interface. It has low current consumption and a high-impedance open-drain output pin, IO0. The system master can enable the PCA9557’s I/O as either input or output by writing to the configuration register. The system master can also invert the PCA9557 inputs by writing to the active HIGH polarity inversion register. Finally, the system master can reset the PCA9557 in the event of a time-out by asserting a LOW in the reset input. The power-on reset puts the registers in their default state and initializes the I2C-bus/SMBus state machine. The RESET pin causes the same reset/initialization to occur without de-powering the part.

    標簽: C-bus SMBus reset port

    上傳時間: 2014-01-18

    上傳用戶:bs2005

  • DUAL RS-232 DRIVER RECEIVER WI

    The TRS232E is a dual driver/receiver that includes a capacitive voltage generator to supply TIA/RS-232-Fvoltage levels from a single 5-V supply. Each receiver converts TIA/RS-232-F inputs to 5-V TTL/CMOS levels.This receiver has a typical threshold of 1.3 V, a typical hysteresis of 0.5 V, and can accept ±30-V inputs. Eachdriver converts TTL/CMOS input levels into TIA/RS-232-F levels. The driver, receiver, and voltage-generatorfunctions are available as cells in the Texas Instruments LinASIC™ library.

    標簽: RECEIVER DRIVER DUAL 232

    上傳時間: 2013-10-07

    上傳用戶:waitingfy

  • Input Signal Rise and Fall Tim

    All inputs of the C16x family have Schmitt-Trigger input characteristics. These Schmitt-Triggers are intended to always provide proper internal low and high levels, even if anundefined voltage level (between TTL-VIL and TTL-VIH) is externally applied to the pin.The hysteresis of these inputs, however, is very small, and can not be properly used in anapplication to suppress signal noise, and to shape slow rising/falling input transitions.Thus, it must be taken care that rising/falling input signals pass the undefined area of theTTL-specification between VIL and VIH with a sufficient rise/fall time, as generally usualand specified for TTL components (e.g. 74LS series: gates 1V/us, clock inputs 20V/us).The effect of the implemented Schmitt-Trigger is that even if the input signal remains inthe undefined area, well defined low/high levels are generated internally. Note that allinput signals are evaluated at specific sample points (depending on the input and theperipheral function connected to it), at that signal transitions are detected if twoconsecutive samples show different levels. Thus, only the current level of an input signalat these sample points is relevant, that means, the necessary rise/fall times of the inputsignal is only dependant on the sample rate, that is the distance in time between twoconsecutive evaluation time points. If an input signal, for instance, is sampled throughsoftware every 10us, it is irrelevant, which input level would be seen between thesamples. Thus, it would be allowable for the signal to take 10us to pass through theundefined area. Due to the sample rate of 10us, it is assured that only one sample canoccur while the signal is within the undefined area, and no incorrect transition will bedetected. For inputs which are connected to a peripheral function, e.g. capture inputs, thesample rate is determined by the clock cycle of the peripheral unit. In the case of theCAPCOM unit this means a sample rate of 400ns @ 20MHz CPU clock. This requiresinput signals to pass through the undefined area within these 400ns in order to avoidmultiple capture events.For input signals, which do not provide the required rise/fall times, external circuitry mustbe used to shape the signal transitions.In the attached diagram, the effect of the sample rate is shown. The numbers 1 to 5 in thediagram represent possible sample points. Waveform a) shows the result if the inputsignal transition time through the undefined TTL-level area is less than the time distancebetween the sample points (sampling at 1, 2, 3, and 4). Waveform b) can be the result ifthe sampling is performed more than once within the undefined area (sampling at 1, 2, 5,3, and 4).Sample points:1. Evaluation of the signal clearly results in a low level2. Either a low or a high level can be sampled here. If low is sampled, no transition willbe detected. If the sample results in a high level, a transition is detected, and anappropriate action (e.g. capture) might take place.3. Evaluation here clearly results in a high level. If the previous sample 2) had alreadydetected a high, there is no change. If the previous sample 2) showed a low, atransition from low to high is detected now.

    標簽: Signal Input Fall Rise

    上傳時間: 2013-10-23

    上傳用戶:copu

  • 介紹C16x系列微控制器的輸入信號升降時序圖及特性

    All inputs of the C16x family have Schmitt-Trigger input characteristics. These Schmitt-Triggers are intended to always provide proper internal low and high levels, even if anundefined voltage level (between TTL-VIL and TTL-VIH) is externally applied to the pin.The hysteresis of these inputs, however, is very small, and can not be properly used in anapplication to suppress signal noise, and to shape slow rising/falling input transitions.Thus, it must be taken care that rising/falling input signals pass the undefined area of theTTL-specification between VIL and VIH with a sufficient rise/fall time, as generally usualand specified for TTL components (e.g. 74LS series: gates 1V/us, clock inputs 20V/us).The effect of the implemented Schmitt-Trigger is that even if the input signal remains inthe undefined area, well defined low/high levels are generated internally. Note that allinput signals are evaluated at specific sample points (depending on the input and theperipheral function connected to it), at that signal transitions are detected if twoconsecutive samples show different levels. Thus, only the current level of an input signalat these sample points is relevant, that means, the necessary rise/fall times of the inputsignal is only dependant on the sample rate, that is the distance in time between twoconsecutive evaluation time points. If an input signal, for instance, is sampled throughsoftware every 10us, it is irrelevant, which input level would be seen between thesamples. Thus, it would be allowable for the signal to take 10us to pass through theundefined area. Due to the sample rate of 10us, it is assured that only one sample canoccur while the signal is within the undefined area, and no incorrect transition will bedetected. For inputs which are connected to a peripheral function, e.g. capture inputs, thesample rate is determined by the clock cycle of the peripheral unit. In the case of theCAPCOM unit this means a sample rate of 400ns @ 20MHz CPU clock. This requiresinput signals to pass through the undefined area within these 400ns in order to avoidmultiple capture events.

    標簽: C16x 微控制器 輸入信號 時序圖

    上傳時間: 2014-04-02

    上傳用戶:han_zh

  • 多遠程二極管溫度傳感器 (Design Considerat

    多遠程二極管溫度傳感器-Design Considerations for pc thermal management Multiple RDTS (remote diode temperature sensing) provides the most accurate method of sensing an IC’s junction temperature. It overcomes thermal gradient and placement issues encountered when trying to place external sensors. PCB component count decreases when using a device that provides multiple inputs.Better temperature sensing improves product performance and reliability. Disk drive data integrity suffers at elevated temperatures. IBM published an article stating that a 5°C rise in operating temperature causes a 15% increase in the drive’s failure rate. The overall performance of a system can be improved by providing a more accurate temperature measurement of the most critical devices allowing them to run just a few degrees hotter.The LM83 directly senses its own temperature and the temperature of three external PN junctions. One is dedicated to the CPU of choice, the other two go to other parts of your system that need thermal monitoring such as the disk drive or graphics chip. The SMBus-compatible LM83 supports SMBus timeout and logic levels. The LM83 has two interrupt outputs; one for user-programmable limits and WATCHDOG capability (INT), the other is a Critical Temperature Alarm output (T_CRIT_A) for system power supply shutdown.

    標簽: Considerat Design 遠程 二極管

    上傳時間: 2014-12-21

    上傳用戶:ljd123456

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久先锋资源| 韩国三级电影一区二区| 国产欧美日韩精品a在线观看| 亚洲最黄网站| 欧美久久电影| 欧美在线短视频| 国精品一区二区| 久久精品麻豆| 激情久久久久久| 美女国内精品自产拍在线播放| 亚洲人成久久| 欧美日本国产精品| 一个色综合导航| 国产精品日韩电影| 亚洲伊人网站| 国产在线精品自拍| 欧美~级网站不卡| 亚洲美女黄网| 国产精品狠色婷| 国产在线欧美日韩| 免费亚洲电影在线观看| 亚洲国产一区视频| 欧美视频日韩| 午夜激情综合网| 影音先锋日韩精品| 免费亚洲一区| 99精品视频一区| 国产精品视频福利| 久久中文字幕一区二区三区| 激情一区二区三区| 国产精品国产三级欧美二区| 久久国产99| 亚洲精品久久7777| 国产欧美欧美| 久久久久国产精品厨房| 91久久精品国产91久久| 欧美性片在线观看| 久久精品国产99| 亚洲精品一线二线三线无人区| 国产精品免费视频观看| 久久久久久69| 宅男66日本亚洲欧美视频 | 国产欧美在线观看| 久久国产天堂福利天堂| 亚洲精品美女在线观看| 国产欧美三级| 欧美1区2区视频| 香蕉久久夜色精品国产| 91久久久久久久久| 在线观看的日韩av| 国产精品久久久久一区二区三区 | 欧美资源在线观看| 亚洲欧美日韩在线高清直播| 欧美激情国产日韩精品一区18| 亚洲国产福利在线| 欧美日韩激情网| 亚洲欧美中文日韩在线| 欧美午夜宅男影院| 欧美一区二区三区视频在线观看| 国产欧美一区二区精品忘忧草| 欧美少妇一区| 久久久久久久一区二区| 夜夜夜精品看看| 国产亚洲欧美一区二区三区| 老司机免费视频久久| 国产精品99久久久久久久女警| 国产精品v片在线观看不卡| 欧美一区二视频在线免费观看| 亚洲国产欧美一区二区三区同亚洲| 欧美三级在线播放| 欧美凹凸一区二区三区视频| 午夜精品美女久久久久av福利| 亚洲电影在线免费观看| 国内精品国语自产拍在线观看| 韩国成人精品a∨在线观看| 国产一区二区三区免费不卡| 国产精品视频久久久| 国产一区二区三区久久 | 亚洲嫩草精品久久| 亚洲欧美日韩直播| 欧美一级淫片播放口| 欧美在线一二三| 蜜桃精品一区二区三区| 欧美精品偷拍| 国产精品嫩草影院一区二区| 国内精品久久久久国产盗摄免费观看完整版| 国产欧美日韩视频在线观看| 国产一区二区三区电影在线观看 | 一本色道久久88综合日韩精品| 一二三四社区欧美黄| 日韩视频免费在线| 亚洲一区二区3| 国产欧美一区二区三区沐欲| 欧美有码视频| 欧美v亚洲v综合ⅴ国产v| 欧美女同视频| 国产综合色产| 国产精品99久久久久久久vr| 香蕉久久夜色精品国产使用方法| 久久精品论坛| 国产精品视频99| 日韩亚洲欧美一区| 蜜臀av性久久久久蜜臀aⅴ四虎| 国产精品国产三级国产a| 黄色一区二区三区四区| 亚洲一区二区三区四区在线观看| 欧美国产日韩在线观看| 国产精品美女一区二区在线观看| 91久久精品国产91性色tv| 久久香蕉精品| 曰韩精品一区二区| 欧美一区网站| 国产日韩欧美自拍| 香蕉亚洲视频| 国产精品中文字幕欧美| 亚洲尤物视频网| 国产精品久久9| 亚洲一区免费| 国产精品视频xxx| 欧美一区二区高清| 国产日韩精品一区二区浪潮av| 小处雏高清一区二区三区| 国产女主播视频一区二区| 久久国产欧美| 在线精品国产欧美| 欧美福利视频一区| 99国产精品自拍| 欧美午夜无遮挡| 久久精品观看| 亚洲国产老妈| 欧美午夜无遮挡| 欧美日韩另类在线| 久久xxxx精品视频| 99re6这里只有精品| 国产精品久久毛片a| 欧美一区高清| 日韩一本二本av| 一区视频在线看| 欧美视频官网| 蜜臀91精品一区二区三区| 亚洲人成网站色ww在线| 国产精品一区免费视频| 欧美大片在线看| 性欧美1819sex性高清| 亚洲第一精品福利| 国产精品亚洲欧美| 欧美精品福利视频| 老司机一区二区三区| 亚洲午夜电影在线观看| 在线播放日韩| 国产欧美日韩在线视频| 欧美日韩国产综合网| 美女黄网久久| 久久精品国产免费观看| 亚洲在线观看视频| 亚洲精品乱码久久久久久按摩观 | 欧美成人午夜激情| 欧美一区深夜视频| 午夜精品视频网站| 亚洲欧美一级二级三级| 日韩视频在线观看一区二区| 伊甸园精品99久久久久久| 国产欧美一区二区白浆黑人| 欧美日韩一区在线观看视频| 欧美国产亚洲视频| 麻豆精品在线观看| 久久美女性网| 久久深夜福利免费观看| 久久久久久久久岛国免费| 久久国产精品网站| 久久国产黑丝| 久久久精品五月天| 你懂的一区二区| 欧美精品一区二区精品网| 欧美另类综合| 国产精品高清网站| 国产日韩亚洲欧美| 国产一区二区三区高清| 亚洲福利小视频| 99精品欧美一区| 欧美亚洲三区| 免费在线观看日韩欧美| 欧美国产精品一区| 欧美午夜免费| 韩国久久久久| 国产精品99久久久久久久久久久久 | 欧美日韩国产成人在线免费 | 亚洲精品一区二区三区在线观看| 亚洲欧洲在线播放| 一区二区三区日韩精品视频| 亚洲欧美日韩天堂| 欧美岛国在线观看| 国产精品igao视频网网址不卡日韩| 国产精品免费网站在线观看| 国产日韩一级二级三级| 亚洲精品五月天| 久久成人久久爱| 欧美日韩在线一区二区| 欧美日韩国产免费观看| 午夜精品福利电影|