亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲(chóng)蟲(chóng)首頁(yè)| 資源下載| 資源專輯| 精品軟件
登錄| 注冊(cè)

per-unit

  • 數(shù)字衛(wèi)星設(shè)備控制兼容的天線供電系統(tǒng)設(shè)計(jì)

    Abstract: This application note discusses a design for a phantom antenna power-supply system compatible with theDigital Satellite Equipment Control (DiSEqC) communication standard, using the MAX16948 automotive dual, highvoltageLDO/switch. The presented application circuit provides a remote antenna power supply and also enables onewaycommunication from the radio head unit to the remote antenna. This system architecture offers flexibility inDiSEqC tone-burst frequency choice (100Hz to 30kHz), enabling users the ability to select the best frequency for theirapplication.

    標(biāo)簽: 數(shù)字衛(wèi)星 控制 兼容 供電系統(tǒng)設(shè)計(jì)

    上傳時(shí)間: 2013-11-17

    上傳用戶:fnhhs

  • EPON系統(tǒng)OAM模塊的軟件實(shí)現(xiàn)

    EPON主要由三個(gè)部分構(gòu)成,包括光線路終端(OLlj Optical Line Terminal)、光分配網(wǎng)絡(luò)(ODN,Optical Distribution Network)和光網(wǎng)絡(luò)單元(ONU,Optical Network Unit .

    標(biāo)簽: EPON OAM 模塊

    上傳時(shí)間: 2013-11-11

    上傳用戶:JGR2013

  • 光纖_dB_衰減和測(cè)量介紹

    This document is a quick reference to some of the formulas and important information related to optical technologies. It focuses on decibels (dB), decibels per milliwatt (dBm), attenuation and measurements, and provides an introduction to optical fibers.

    標(biāo)簽: dB 光纖 衰減 測(cè)量

    上傳時(shí)間: 2013-10-17

    上傳用戶:libenshu01

  • 快速跳頻通信系統(tǒng)同步技術(shù)研究

    同步技術(shù)是跳頻通信系統(tǒng)的關(guān)鍵技術(shù)之一,尤其是在快速跳頻通信系統(tǒng)中,常規(guī)跳頻通信通過(guò)同步字頭攜帶相關(guān)碼的方法來(lái)實(shí)現(xiàn)同步,但對(duì)于快跳頻來(lái)說(shuō),由于是一跳或者多跳傳輸一個(gè)調(diào)制符號(hào),難以攜帶相關(guān)碼。對(duì)此引入雙跳頻圖案方法,提出了一種適用于快速跳頻通信系統(tǒng)的同步方案。采用短碼攜帶同步信息,克服了快速跳頻難以攜帶相關(guān)碼的困難。分析了同步性能,仿真結(jié)果表明該方案同步時(shí)間短、虛警概率低、捕獲概率高,同步性能可靠。 Abstract:  Synchronization is one of the key techniques to frequency-hopping communication system, especially in the fast frequency hopping communication system. In conventional frequency hopping communication systems, synchronization can be achieved by synchronization-head which can be used to carry the synchronization information, but for the fast frequency hopping, Because modulation symbol is transmitted by per hop or multi-hop, it is difficult to carry the correlation code. For the limitation of fast frequency hopping in carrying correlation code, a fast frequency-hopping synchronization scheme with two hopping patterns is proposed. The synchronization information is carried by short code, which overcomes the difficulty of correlation code transmission in fast frequency-hopping. The performance of the scheme is analyzed, and simulation results show that the scheme has the advantages of shorter synchronization time, lower probability of false alarm, higher probability of capture and more reliable of synchronization.

    標(biāo)簽: 快速跳頻 同步技術(shù) 通信系統(tǒng)

    上傳時(shí)間: 2013-11-23

    上傳用戶:mpquest

  • DN492-雙單片降壓集成溫度監(jiān)控模塊

      Multioutput monolithic regulators are easy to use and fi tinto spaces where multichip solutions cannot. Nevertheless,the popularity of multioutput regulators is temperedby a lack of options for input voltages above 30V andsupport of high output currents. The LT3692A fi lls thisgap with a dual monolithic regulator that operates frominputs up to 36V. It also includes a number of channeloptimization features that allow the LT3692A’s per-channelperformance to rival that of multichip solutions.

    標(biāo)簽: 492 DN 降壓 溫度監(jiān)控

    上傳時(shí)間: 2014-01-03

    上傳用戶:Huge_Brother

  • ARM手機(jī)MID平板方案詳解

    ARM核心是主控SOC中的重要部分,系統(tǒng)的日常應(yīng)用都由ARM核心來(lái)完成,因此ARM核心的效能很大程度上跟用戶體驗(yàn)有關(guān)。ARM公司一般用DMIPS/MHz來(lái)標(biāo)稱ARM核心的性能。DMIPS是Dhrystone Million Instructions executed Per Second的縮寫(xiě),反映核心的整數(shù)計(jì)算能力。但Dhrystone算法代碼本身比較叫,可以完全放到Cache中執(zhí)行,因此反映的只是核心能力,并不能反映緩存、內(nèi)存I/O性能。

    標(biāo)簽: ARM MID 手機(jī) 平板

    上傳時(shí)間: 2013-10-16

    上傳用戶:devin_zhong

  • LPC314x系列ARM微控制器用戶手冊(cè)

    The NXP LPC314x combine a 270 MHz ARM926EJ-S CPU core, High-speed USB 2.0OTG, 192 KB SRAM, NAND flash controller, flexible external bus interface, three channel10-bit A/D, and a myriad of serial and parallel interfaces in a single chip targeted atconsumer, industrial, medical, and communication markets. To optimize system powerconsumption, the LPC314x have multiple power domains and a very flexible ClockGeneration Unit (CGU) that provides dynamic clock gating and scaling.

    標(biāo)簽: 314x LPC 314 ARM

    上傳時(shí)間: 2013-10-11

    上傳用戶:yuchunhai1990

  • LPC1850 Cortex-M3內(nèi)核微控制器數(shù)據(jù)手冊(cè)

    The LPC1850/30/20/10 are ARM Cortex-M3 based microcontrollers for embeddedapplications. The ARM Cortex-M3 is a next generation core that offers systemenhancements such as low power consumption, enhanced debug features, and a highlevel of support block integration.The LPC1850/30/20/10 operate at CPU frequencies of up to 150 MHz. The ARMCortex-M3 CPU incorporates a 3-stage pipeline and uses a Harvard architecture withseparate local instruction and data buses as well as a third bus for peripherals. The ARMCortex-M3 CPU also includes an internal prefetch unit that supports speculativebranching.The LPC1850/30/20/10 include up to 200 kB of on-chip SRAM data memory, a quad SPIFlash Interface (SPIFI), a State Configuration Timer (SCT) subsystem, two High-speedUSB controllers, Ethernet, LCD, an external memory controller, and multiple digital andanalog peripherals.

    標(biāo)簽: Cortex-M 1850 LPC 內(nèi)核微控制器

    上傳時(shí)間: 2014-12-31

    上傳用戶:zhuoying119

  • LPC4300系列ARM雙核微控制器產(chǎn)品數(shù)據(jù)手冊(cè)

    The LPC4350/30/20/10 are ARM Cortex-M4 based microcontrollers for embeddedapplications. The ARM Cortex-M4 is a next generation core that offers systemenhancements such as low power consumption, enhanced debug features, and a highlevel of support block integration.The LPC4350/30/20/10 operate at CPU frequencies of up to 150 MHz. The ARMCortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture withseparate local instruction and data buses as well as a third bus for peripherals, andincludes an internal prefetch unit that supports speculative branching. The ARMCortex-M4 supports single-cycle digital signal processing and SIMD instructions. Ahardware floating-point processor is integrated in the core.The LPC4350/30/20/10 include an ARM Cortex-M0 coprocessor, up to 264 kB of datamemory, advanced configurable peripherals such as the State Configurable Timer (SCT)and the Serial General Purpose I/O (SGPIO) interface, two High-speed USB controllers,Ethernet, LCD, an external memory controller, and multiple digital and analog peripherals

    標(biāo)簽: 4300 LPC ARM 雙核微控制器

    上傳時(shí)間: 2013-10-28

    上傳用戶:15501536189

  • LPC315x系列ARM微控制器用戶手冊(cè)

    The NXP LPC315x combine an 180 MHz ARM926EJ-S CPU core, High-speed USB 2.0OTG, 192 KB SRAM, NAND flash controller, flexible external bus interface, an integratedaudio codec, Li-ion charger, Real-Time Clock (RTC), and a myriad of serial and parallelinterfaces in a single chip targeted at consumer, industrial, medical, and communicationmarkets. To optimize system power consumption, the LPC315x have multiple powerdomains and a very flexible Clock Generation Unit (CGU) that provides dynamic clockgating and scaling.The LPC315x is implemented as multi-chip module with two side-by-side dies, one fordigital fuctions and one for analog functions, which include a Power Supply Unit (PSU),audio codec, RTC, and Li-ion battery charger.

    標(biāo)簽: 315x LPC 315 ARM

    上傳時(shí)間: 2014-01-17

    上傳用戶:Altman

主站蜘蛛池模板: 花莲县| 民县| 清流县| 噶尔县| 兴安县| 岳西县| 新乡县| 汉川市| 陇川县| 甘德县| 云和县| 镇沅| 治多县| 福泉市| 桓仁| 曲水县| 湟源县| 临汾市| 牙克石市| 奈曼旗| 师宗县| 崇义县| 崇州市| 邳州市| 扎赉特旗| 德阳市| 衡南县| 南和县| 繁昌县| 平阴县| 永胜县| 阿坝县| 兴安盟| 苗栗县| 湟源县| 武胜县| 桐庐县| 新密市| 天柱县| 新密市| 汤阴县|